Part Number Hot Search : 
1212D TC5069BP TC9446F ES5116 SXX18 LTC5836P MAD24018 LRB06451
Product Description
Full Text Search
 

To Download QL8025--6PF144C Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  ? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? 1 ? ? ? ? ? ? device highlights flexible programmable logic ? as low as 14 a standby current ? 0.18 m, six layer metal cmos process ? 1.8 v vcc, 1.8/2.5/3.3 v drive capable i/o ? up to 4,002 dedicated flip-flops ? up to 55.3 k embedded sram bits ? up to 310 i/o ? up to 335 user available pins ? up to 320 k system gates ? ieee 1149.1 boundary scan testing compliant embedded dual port sram ? up to twenty-four 2,304 bit dual port high performance sram blocks ? ram/rom/fifo wizard for automatic configuration ? configurable and cascadable aspect ratio programmable i/o ? high performance i/o cell ? programmable slew rate control ? programmable i/o standards:  lvttl, lvcmos, lvcmos18, pci, gtl+, sstl2, and sstl3  independent i/o banks capable of supporting multiple standards in one device  i/o register configurations: input, output, output enable (oe) advanced clock network ? multiple dedicated low skew clock networks ? high drive input-only networks ? quadrant-based segm entable clock networks ? user programmable ph ase locked loops (pll) embedded computational units (ecus) hardwired dsp building blocks with integrated multiply, add, and accumulate functions. security features the quicklogic products come with secure vialink ? technology that protects intellectual property from design theft and reverse engineering. no external configuration memory needed; instant-on at power-up. figure 1: eclipse ii block diagram embedded ram blocks pll pll fabric embeded computational units embedded ram blocks pll pll ultra-low power fpga combin ing performance, density, and embedded ram eclipse ii family data sheet
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 2 quick works ? design software the quick works package provides the most complete esp and fpga software solution from design entry to logic synthesis, to place and route, to power calculation, and simulation. the package provides a solution for designers who use third-party tools from cadence, mentor, orcad, synopsys, viewlogic, and other third- party tools for design entry, synthesis, or simulation. process data eclipse ii is fabricated on a 0.18 , six layer metal cmos process. the core voltage is 1.8 v and the i/os are up to 3.3 v drive/tolerant. the eclips e ii product line is available in commercial, industrial, and military temperature grades. table 1: eclipse ii product family members ql8025 ql8050 ql8150 ql8250 ql8325 max gates 47,052 63,840 188,946 248,160 320,640 logic array 16 x 8 16 x 16 32 x 20 40 x 24 48 x 32 logic cells 128 256 640 960 1,536 max flip-flops 532 884 1,709 2,670 4,002 max i/o 92 124 165 250 310 ram modules 4 4 16 20 24 ram bits 9,216 9,216 36,864 46,100 55,300 plls - - - 4 4 ecus - - - 10 12 packages vqfp 100 100 - - - ctbga (0.5 mm) - 101 - - - tqfp 144 144 144 - - tfbga (0.8 mm) 196 196 196 - - tfbga (0.5 mm) - - 196 - - pqfp - - 208 208 208 lfbga (0.8 mm) - - 280 280 280 pbga (1.0 mm) - - - 484 484 table 2: max i/o per device/package combination device 100 vqfp 101 ctbga (0.5 mm) 144 tqfp 196 tfbga (0.8 mm) 196 tfbga (0.5 mm) 208 pqfp 280 lfbga 484 pbga ql8025 62 - 92 92 - - - ql8050 62 72 100 124 - - - ql8150 - - 100 124 148 143 165 - ql8250 - - - - - 115 163 250 ql8325 - - - - - 115 163 310
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 3 programmable logic architectural overview the eclipse ii logic cell structure is presented in figure 2 . this architectural feature addresses today's register- intensive designs. the eclipse ii logic cell structure presented in figure 2 is a dual register, multiplexer-based logic cell. it is designed for wide fan-in and multip le, simultaneous output functions. both registers share clk, set, and reset inputs. the second register ha s a two-to-one multiplexer controll ing its input. the register can be loaded from the nz output or directly from a dedicated input. note: the input pp is not an ?input? in the classical sense. it is a static input to the logic cell and selects which path (nz or ps) is used as an input to the q2z register. all other inputs are dynamic and can be connected to multiple routing channels. the complete logic cell c onsists of two six-input and gates, four two-input and gates, seven two-to-one multiplexers, and two d flip-flops with asynchronous set and reset controls. the cell has a fan-in of 30 (including register control lines), fits a wide range of functions with up to 17 simultaneous inputs, and has six outputs (four combinatorial and two registered). the high logic capacity and fan-in of the logic cell accommodates many user functions with a single level of logic delay while other architectures require two or more levels of delay. table 3: performance standards function description slowest speed grade fastest speed grade multiplexer 16:1 2.8 ns 2.4 ns parity tree 24 3.4 ns 2.9 ns 36 4.6 ns 3.9 ns counter 16 bit 275 mhz 328 mhz 32 bit 250 mhz 300 mhz fifo 128 x 32 197 mhz 235 mhz 128 x 64 188 mhz 266 mhz 256 x 16 208 mhz 248 mhz clock-to-out 4 ns 3.3 ns system clock 200 mhz 300 mhz
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 4 figure 2: eclipse ii logic cell ram modules the eclipse ii product family includ es up to 24 dual-port 2,304-bit ra m modules for implementing ram, rom, and fifo functions. each module is user-configurable into two different block organizations and can be cascaded horizontally to increase their effective width, or vertically to in crease their effective depth as shown in figure 4 . figure 3: 2,304-bit ram module the number of ram modules varies from 4 to 24 blocks for a total of 9.2 k to 55.3 k bits of ram. using the two ?mode? pins, designers can co nfigure each module into 128 x 18 and 256 x 9. the blocks are also easily cascadable to increase their effective width and/or depth (see figure 4 ) . qs a1 a2 a3 a4 a5 a6 os op b1 b2 c1 c2 ms d1 e1 n p e2 d2 n s f1 f3 f5 f6 f2 f4 ps pp mp az oz qz n z fz q2z qc qr mode[1:0] wa[7:0] wd[17:0] we wclk a syncrd ra[7:0] rd[17:0] re rclk
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 5 figure 4: cascaded ram modules the ram modules are dual-port, with completely independent read and write ports and separate read and write clocks. the read ports support asynchro nous and synchronous operation, while the write ports support synchronous operation. each port has 18 da ta lines and 8 address lines, allowing word lengths of up to 18 bits and address spaces of up to 256 wo rds. depending on the mode selected, however, some higher order data or address lines may not be used. the write enable (we) line acts as a clock enable for synchronous write operation. the read enable (re) acts as a clock enable for synchronous read operation (a syncrd input low), or as a flow-through enable for asynchronous read operation (asyncrd input high). designers can cascade multiple ram modules to increase the depth or width allowed in single modules by connecting corresponding address lines together and dividing the words between modules. a similar technique can be used to cr eate depths greater than 256 words. in this case address signals higher than the msb are encoded onto the write enable (we) input for write operations. the read data outputs are multiplexed together using encoded higher re ad address bits for the multiplexer select signals. the ram blocks can be loaded with da ta generated internally (typically for ram or fifo functions) or with data from an external prom (typically for rom functions). embedded computational unit (ecu) traditional programmable logic architec tures do not implement arithmetic fu nctions efficiently or effectively? these functions require high logic cell usage wh ile garnering only moderate performance results. the eclipse ii architecture allows for functionality abov e and beyond that achievable using programmable logic devices. by embedding a dynamically reconfigurable computational unit, the eclipse ii device can address various arithmetic functions efficiently. this approa ch offers greater performance and utilization than traditional programmable logic implementations. the embe dded block is implemented at the transistor level as shown in figure 5 . wdata rdata rdata waddr wdata raddr ram module (2,304 bits) ram module (2,304 bits)
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 6 figure 5: ecu block diagram the eclipse ii ecu blocks ( table 4 ) are placed next to the sram circui try for efficient memory/instruction fetch and addressing for dsp algorithmic implementations. up to twelve 8-bit mac functions ca n be implemented per cycle for a tota l of 1 billion macs/s when clocked at 100 mhz. additional multiply-a ccumulate functions can be implemented in the programmable logic. the modes for the ecu block are dynamically re -programmable through the programmable logic. table 4: eclipse ii ecu blocks device ecus ql8325 12 ql8250 10 ql8150 0 ql8050 0 ql8025 0 a[0:15] b[0:15] sign2 sign1 cin s1 s2 s3 a b c d 3-4 decoder 8-bit multiplier 16-bit adder 17-bit register 2-1 mux 2-1 mux 3-1 mux q[16:0] clk reset dq 00 01 10 a[7:0] a[15:8]
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 7 note: timing numbers in table 5 represent -8 worst case commercial conditions. phase locked loop (pll) information instead of requiring extra components, designers simply need to instantiate one of the pre-configured models (described in this section). the quic klogic built-in plls support a wider ra nge of frequencies than many other plls. these plls also have the abilit y to support different ranges of frequency multiplications or divisions, driving the device at a faster or slower rate than th e incoming clock frequency. when plls are cascaded, the clock signal must be routed off-chip through the pllpad_out pin prior to routing into another pll; internal routing cannot be used for cascading plls. figure 6 illustrates a quicklogic pll. figure 6: pll block diagram table 5: ecu mode select criteria instruction operation ecu performance a , -8 wcc a. t pd , t su and t co do not include routing path s in/out of the ecu block. s1 s2 s3 t pd t su t co 0 0 0 multiply 6.6 ns max 0 0 1 multiply-add 8.8 ns max 0 1 0 accumulate b b. internal feedback path in ecu restricts max clk frequency to 238 mhz. 3.9 ns min 1.2 ns max 0 1 1 add 3.1 ns max 1 0 0 multiply (registered) c c. b [15:0] set to zero. 9.6 ns min 1.2 ns max 1 0 1 multiply- add (registered) 9.6 ns min 1.2 ns max 1 1 0 multiply - accumulate 9.6 ns min 1.2 ns max 1 1 1 add (registered) 3.9 ns min 1.2 ns max vco filter f in f out + - 1st quadrant 2nd quadrant 3rd quadrant 4th quadrant clock tree frequency divide frequency multiply 1 . _ . 2 . _ . 4 . _ . 4 . _ . 2 . _ . 1 . . _ pll bypass
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 8 f in represents a very stable high-frequency input clock and produces an accurate signal reference. this signal can either bypass the pll entirely, thus entering the cl ock tree directly, or it can pass through the pll itself. within the pll, a voltage-controlled oscillator (vco) is added to the circuit. the external f in signal and the local vco form a control loop. the vco is multiplied or divided down to the reference frequency, so that a phase detector (the crossed circle in figure 6 ) can compare the two signals. if the phases of the external and local signals are not within the tolerance required, the phase detector sends a signal through the charge pump and loop filter ( figure 6 ). the charge pump generates an error voltage to bring the vco back into alignment, and the loop filter removes any high frequency noise before the error voltage enters the vco. this new vco signal enters the clock tree to drive the chip's circuitry. f out represents the clock signal emerging from the output pad (the output signal pllpad_out is explained in table 7 ). the pll always drives the pllpad_out signal, regardless of whether the pll is configured for on-chip use. the pllpad_out will not oscillate if p ll_reset is asserted, or if the pll is powered down. the ql8325 and ql8250 devices contain four plls, the remaining ecli pse ii devices do not contain plls. there is one pll located in each quadrant of the fpga . quicklogic plls compensa te for the additional delay created by the clock tree itself, as previously noted, by subtracting the clock tree delay through the feedback path. pll modes of operation quicklogic plls have eight modes of operation, base d on the input frequency and desired output frequency? table 6 indicates the features of each mode. note: ?hf? stands for ?high frequency? and ?lf? stands for ?low frequency.? the input frequency can range from 12.5 mhz to 440 mh z, while output frequenc y ranges from 25 mhz to 220 mhz. when adding plls to the top-level design, be sure that the pll mode matches the desired input and output frequencies. table 6: pll mode frequencies pll model output frequency input frequency range output frequency range pll_hf same as input 66 mhz?220 mhz 66 mhz?220 mhz pll_lf same as input 25 mhz?66 mhz 25 mhz?66 mhz pll_mult2hf 2x 33 mhz?110 mhz 66 mhz?220 mhz pll_mult2lf 2x 12.5 mhz?33 mhz 25 mhz?66 mhz pll_div2hf 1/2x 220 mhz?440 mhz 110 mhz?220 mhz pll_div2lf 1/2x 50 mhz?220 mhz 25 mhz?110 mhz pll_mult4 4x 12.5 mhz?50 mhz 50 mhz?200 mhz pll_div4 1/4x 100 mhz?440 mhz 25 mhz?110 mhz
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 9 pll signals table 7 summarizes the key signals in quicklogic plls. note: because pllclk_in and pll_reset signals have pll_inpad, and pllpad_out has outpad, you do not need to add additional pads to your design. i/o cell structure eclipse ii features a variety of distin ct i/o pins to maximize performance, functionality, and flexibility with bi- directional i/o pins and input-only pins. all input and i/ o pins are 1.8 v, 2.5 v, and 3.3 v tolerant and comply with the specific i/o standard sele cted. for single ended i/o standards, vccio specifies the input tolerance and the output drive. for voltage referenced i/o standa rds (e.g sstl), the voltage supplied to the inref pins in each bank specifies the input swit ch point. for example, the vccio pins must be tied to a 3.3 v supply to provide 3.3 v compliance. eclipse ii can also support the lvds and lvpecl i/o standards with the use of external resistors (see table 8 ). as designs become more complex and requirements more stringent, several application-specific i/o standards have emerged for specific applications. i/o standa rds for processors, memori es, and a variety of bus applications have become commonplace and a requirem ent for many systems. in addition, i/o timing has table 7: quicklogic pll signals signal name description pllclk_in input clock signal. pll_reset active high reset if pll_reset is assert ed, then clknet_out and pllpad_out are reset to 0. this signal must be asserted and then released in order for the lock_detect to work. onn_offchip this is a reserved signal. it can be connected to vcc or gnd. clknet_out out to internal gates this signal bypasses the pll logic before driving the clock tree. note that this signal cannot be used in the same quadrant where the pll signal is used (pllclk_out). pllclk_out out from pll to internal gates this signal can drive the clock tree after going through the pll. pllpad_out out to off-chip this outgoing signal is used off-chip. the pllpad_out is always active, driving the pll-derived clock signal out through th e pad. the pllpad_out will not oscillate if pll_reset is asserted, or if the pll is powered down. lock_detect active high lock detection signal note: for simulation purposes, this signal gets as serted after 10 clock cycles. however, it can take a maximum of 200 clock cycles to sync with the input clock upon release of the pll_reset signal. table 8: i/o standards and applications i/o standard reference voltage output voltage application lv t t l n/a 3.3 v general purpose lv c m o s 2 5 n/a 2.5 v general purpose lvcmos18 n/a 1.8 v general purpose pci n/a 3.3 v pci bus applications gtl+ 1 n/a backplane sstl3 1.5 3.3 v sdram sstl2 1.25 2.5 v sdram
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 10 become a greater issue with specific requirements for setup, hold, clock to out, and switching times. eclipse ii has addressed these new system requirements and now in cludes a completely new i/o cell which consists of programmable i/os as well as a new cell structure consisting of three regist ers?input, output, and oe. eclipse ii offers banks of programmabl e i/os that address many of the bus standards that are popular today. as shown in figure 7 each bi-directional i/o pin is associated with an i/o cell which feat ures an input register, an input buffer, an output register, a three-state output buffer, an output enable register, and 2 two-to-one output multiplexers. figure 7: eclipse ii i/o cell the bi-directional i/o pin options can be programmed for input, output, or bi-directional operation. as shown in figure 7 , each bi-directional i/o pin is associated with an i/o cell which features an input register, an input buffer, an output register, a three-state output buffer, an output enable register, and 2 two-to-one multiplexers. the select lines of the two-to-one multiplexers are static and must be connected to either vcc or gnd. for input functions, i/o pins can prov ide combinatorial, registered data, or both options simultaneously to the logic array. for combinatorial input operation, data is routed from i/o pins through the input buffer to the array logic. for registered input operation, i/o pins driv e the d input of input cell re gisters, allowing data to be captured with fast, predictable se t-up times without consumin g internal logic cell resources. the comparator and multiplexer in the input path allo ws for native support of i/o standard s with reference points offset from traditional ground. for output functions, i/o pins can receive combinatorial or registered data from the logic array. for combinatorial output operation, data is routed from th e logic array through a multiplexer to the i/o pin. for registered output operation, the array logic drives the d input of the output cell regi ster which in turn drives the i/o pin through a multiplexer. the multiplexer allows either a combinatorial or a registered signal to be e r q d r q d e r q d + - pad output enable register output register input register
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 11 driven to the i/o pin. the addition of an output register will also decrease the tco. since the output register does not need to drive the routing the length of the output path is also reduced, and static timing analysis becomes very predictable. the three-state output buffer controls the flow of data from the array logic to the i/o pin and allows the i/o pin to act as an input and/or output. the buffer's output enable can be indi vidually controlled by the logic cell array or any pin (through the regular routing resources), or it can be bank-controlled through one of the global networks. the signal can also be either combinatorial or re gistered. this is identical to that of the flow for the output cell. for combinatorial control operation, data is routed from the logic array through a multiplexer to the three-state control. the ioctrl pins can directly dr ive the oe and clk signals fo r all i/o cells within the same bank. for registered control operation, the array logic drives th e d input of the oe cell register which in turn drives the three-state control through a multiplexer. the multip lexer allows either a combinatorial or a registered signal to be driven to the three-state control. when i/o pins are unused, the oe cont rols can be permanently disabled, allowing the output cell register to be used for registered feedback into the logic array. i/o cell registers are controlled by clock, clock enable , and reset signals, which can come from the regular routing resources, from one of the global networks, or from two ioctrl input pins per bank of i/o's. the clk and reset signals share common lines, while the cl ock enables for each regist er can be independently controlled. i/o interface support is programmable on a per bank basis. the two larger eclipse ii devices contain eight i/o banks. figure 8 illustrates the i/o bank configurations for ql8325 and ql8250. the three smaller eclipse ii devices contain two i/o banks per device. figure 9 illustrates the i/o ba nk configurations for ql8150, ql8050, and ql8025. each i/o bank is independent of other i/o banks an d each i/o bank has its own vccio and inref supply inputs. a mixture of different i/o standards can be used on the device; however, there is a limitation as to which i/o standards can be supporte d within a given bank. only standa rds that share a common vccio and inref can be shared within the sa me bank (e.g., pci and lvttl). in the case of the ql8150, ql8050 and ql8025, only one voltage-referenced st andard can be used. the two i/o banks, a and b, share the inref pin.
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 12 figure 8: multiple i/o banks on ql8325 and ql8250 figure 9: multiple i/o banks on ql8150, ql8050, and ql8025 embedded ram blocks pll pll fabric embeded computational units embedded ram blocks pll pll vccio(f) inref(f) vccio(e) inref(e) vccio(d) inref(d) vccio(c) inref (c) inref(b) vccio(b) inref(a) vccio(a) inref(h) vccio(h) inref(g) vccio(g) embedded ram blocks fabric embedded ram blocks vccio(b) inref vccio(a) vded
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 13 programmable slew rate each i/o has programmable slew rate capability?the slew rate can be ei ther fast or slow. the slower rate can be used to reduce the sw itching times of each i/o. programmable weak pull-down a programmable weak pull-down resistor is available on each i/o. the i/o weak pull-down eliminates the need for external pull down resi stors for used i/os as shown in figure 10 . the spec for pull-down current is maximum of 150 a under worst case condition. figure 10: programmable i/o weak pull-down i/o output logic pa d
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 14 clock networks global clocks there are eight global cloc k networks in each ql8325 and ql8250 device , and five global clock networks in each ql8150, ql8050 and ql8025 device. global clocks can drive logic cells and i/o registers, ecus, and ram blocks in the device. all global clocks have access to a quad net (local clock network) connection with a programmable connection to the logic cell?s register clock input. figure 11: global clock architecture quad-net network there are five quad-net local clock networks in each qu adrant for a total of 20 in a device. each quad-net is local to a quadrant. before driving the column clock bu ffers, the quad-net is driven by the output of a mux which selects between the clk pin input and an internally generate d clock source (see figure 12 ). figure 12: global clock structure quad net clk pin global clock net internally generated clock, or clock from general routing network global clock (clk) input quad-net clock network ff global clock buffer
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 15 dedicated clock there is one dedicated clock in th e two larger devices of the eclipse ii family (ql8325 and ql8250). this clock connects to the clock input of the logic cell an d i/o registers, and ram blocks through a hardwired connection and is multiplexed with th e programmable clock input. the dedica ted clock provides a fast global network with low skew. users have the ability to select either the dedicated clock or the programmable clock ( figure 13 ). figure 13: dedicated clock circuitry within logic cell note: for more information on the cloc king capabilities of eclipse ii fp gas, see quicklogic application note 68 at http://www.quicklogic.com/images/appnote68.pdf . i/o control and local hi-drives each bank of i/os has two input-only pins that can be programmed to drive the rst, clk, and en inputs of i/os in that bank. these input-only pins also serve as high drive inputs to a quadrant. these buffers can be driven by the internal logic both as an i/o control or high drive. for i/o constrained designs, these pins can be used for general purpose inputs. to provide more ge neral purpose i/os in the 208 pqfp package, the i/o controls pins are not bonded out. the performance of these resources is presented in table 9 . table 9: i/o control ne twork/local high-drive destination tt, 25 c, 2.5 v from pad from array i/o (far) 1.00 ns 1.14 ns i/o (near) 0.63 ns 0.78 ns skew 0.37 ns 0.36 ns programmable clock or general routing dedicated clock clk logic cell
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 16 table 10 shows the total number of i/o control pins pe r device/package combination. these pins are not bonded out in the smaller devices and packages. this increas es the number of bi-directional user i/os available. programmable logic routing eclipse ii devices are engineered with six types of ro uting resources as follows: short (sometimes called segmented) wires, dual wires, quad wires, express wire s, distributed networks, and default wires. short wires span the length of one logic cell, always in the vertic al direction. dual wires run horizontally and span the length of two logic cells. short and dual wires are pr edominantly used for local connections. default wires supply vcc and gnd (logic ?1? and logic ?0?) to each column of logic cells. quad wires have passive link interconne ct elements every fourth logic cell. as a result, these wires are typically used to implement intermediate length or medium fan-out nets. express lines run the length of the device, uninterrupted . each of these lines has a higher capacitance than a quad, dual, or short wire, but less capacitance than shor ter wires connected to run the length of the device. the resistance will also be lower because the express wi res don't require the use of pass links. express wires provide higher performance for long routes or high fan-out nets. distributed networks are described in clock networks on page 14. these wires span the programmable logic and are driven by quad-net buffers. global power-on reset (por) the eclipse ii family of devices features a global power-on re set. this reset is hardwired to all registers and resets them to logic ?0? upon power-up of the device . in quicklogic devices, the asynchronous reset input to flip-flops has priority over the se t input; therefore, the global por will reset all flip-flops during power-up. if you want to set the flip-flops to logic ?1?, you must assert the ?set? signal after the global por signal has been deasserted. table 10: i/o control pins per device/package combination device 100 vqfp 101 ctbga 144 tqfp 196 tfbga (0.8 mm) 196 tfbga (0.5 mm) 208 pqfp 280 lfbga 484 bga ql8025 - na - - na a a. not available. na na na ql8050 - - - - na na na na ql8150 na na - - - - na na ql8250 na na na na na - 16 16 ql8325 na na na na na - 16 16
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 17 figure 14: power-on reset low power mode quiescent power consumption of all ecli pse ii devices can be reduced signif icantly by de-activating the charge pumps inside the architecture. by applying 3.3 v to the vpump pin, the internal charge pump is de- activated?this effectively reduces the static and dy namic power consumption of the device. the eclipse ii device is fully functional and operational in the low po wer mode. users who have a 3.3 v supply available in their system should take advantage of this low power fe ature by tying the vpump pin to 3.3 v. otherwise, if a 3.3 v supply is not available, this pin should be tied to ground. vcc power-on reset q xxxxxxx 0
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 18 joint test access group (jtag) information figure 15: jtag block diagram microprocessors and application specific integrated circuits (asics) pose many design challenges, one problem being the accessibility of test points. jtag fo rmed in response to this ch allenge, resulting in ieee standard 1149.1, the standard test access port and boundary scan architecture. the jtag boundary scan test methodology allows complete observation and control of the boundary pins of a jtag-compatible device through jtag software. a test access port (tap) controller works in concert with the instruction register (ir), which allow users to run th ree required tests along with several user-defined tests. jtag tests allow users to reduce syst em debug time, reuse test platforms and tools, and reuse subsystem tests for fuller verification of higher level system elements. the 1149.1 standard requires the following three tests: ? extest instruction. the extest instruction performs a printed circuit board (pcb) interconnect test. this test places a device into an external boundary test mode, selecting the boundary scan register to be connected between the tap test data in (tdi) and te st data out (tdo) pins. boundary scan cells are preloaded with test patterns (through the sample/pre load instruction), and input boundary cells capture the input data for analysis. tck tms trstb rdi tdo instruction decode & control logic tap controller state machine (16 states) instruction register boundary-scan register (data register) mux bypass register mux internal register i/o registers user defined data register
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 19 ? sample/preload instruction. the sample/preload instruction allows a device to remain in its functional mode, while selecting the boundary scan register to be connected between the tdi and tdo pins. for this test, the boundary scan register can be accessed thro ugh a data scan operation, allowing users to sample the functional data entering and leaving the device. ? bypass instruction. the bypass instruction allows data to skip a device boundary scan entirely, so the data passes through the bypass regist er. the bypass instruction allows user s to test a device without passing through other devices. the bypass register is conn ected between the tdi and tdo pins, allowing serial data to be transferred through a device wi thout affecting the operation of the device. jtag bsdl support ? bsdl-boundary scan description language ? machine-readable data for test equipmen t to generate testing vectors and software ? bsdl files available for all device /package combinations from quicklogic ? extensive industry support available and at vg (automatic test vector generation) security links there are several security links to disable reading logic from the array, and to disable jtag access to the device. programming these optional links completely disa bles access to the device from the outside world and provides an extra level of design security not possible in sram-based fpgas. the option to program these links is selectable through quick works in the tools/options/device programming window in spde. power-up loading link the flexibility link enables power-up loading of the embedded ram blocks. if the link is programmed, the power-up loading state machine is activated during power-up of the device. the state machine communicates with an external eprom via the jtag pins to download memory contents into the on-chip ram. if the link is not programmed, power-up loadin g is not enabled and the jtag pins function as they normally would. the option to program this link is selectable through quick works in the tools/options/device programming window in spde. for more information on power-up loading, see quicklogic application note 55 at http://www.quicklogic.com/images/appnote55.pdf . see the power-up loading power-up sequencing requirement for proper functionality in figure 16 .
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 20 figure 16: required power-up sequence when using power-up loading to use the power-up loading function in ec lipse ii, designers must ensure that v cc begins to ramp within a maximum of 2 ms of v ccio , v ded , v ded2 , and v pump . voltage v ccio v ded v ded2 v pump v cc time < 2 ms v cc
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 21 electrical specifications dc characteristics the dc specifications are provided in table 11 through table 14 . table 11: absolute maximum ratings parameter value parameter value vcc voltage -0.5 v to 2.0 v latch-up immunity 100 ma vccio voltage -0.5 v to 4.0 v dc input current 20 ma inref voltage 0.5 v to vccio leaded package storage temperature -65 c to + 150 c input voltage -0.5 v to vccio + 0.5 v laminate package (bga) storage temperature -55 c to + 125 c table 12: recommended operating range symbol parameter military industrial commercial unit min max min max min max vcc supply voltage 1.71 1.89 1.71 1.89 1.71 1.89 v vccio i/o input tolerance voltage 1.71 3.60 1.71 3.60 1.71 3.60 v tj junction temperature -55 125 -40 100 0 85 c k delay factor -6 speed grade 0.49 1.57 0.50 1.51 0.54 1.47 n/a -7 speed grade 0.48 1.40 0.50 1.34 0.53 1.31 n/a -8 speed grade 0.45 1.32 0.47 1.26 0.50 1.23 n/a
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 22 table 13: dc characteristics symbol parameter conditions min max units i l i or i/o input leakage current vi = vccio or gnd -1 1 a i oz 3-state output leakage current vi = vccio or gnd - 1 a c i i/o input capacitance - - 8 pf c clock clock input capacitance - - 8 pf i os output short circuit current a a. the data provided in table 13 represents the jedec and pci specifications. duration should not exceed 30 seconds. vo = gnd vo = vcc -15 40 -180 210 ma ma i ref quiescent current on inref - -10 10 a i pd current on programmable pull-down vcc = 1.8 v - 50 a i pump quiescent current on vpump vpump= 3.3 v - 10 a i pll quiescent current on each vccpll 2.5 v 3.3 v - 3 ma i vccio quiescent current on vccio vccio = 3.3 v vccio = 2.5 v vccio = 1.8 v - 20 10 10 a table 14: dc input and output levels a a. the data provided in table 14 represents the jedec and pc i specification. quicklogic devices either meet or exceed these requirements. for data spec ific to quicklogic i/os, see preceding table 19 through table 27 , figure 7 through figure 10 , and figure 39 through figure 42 . note: all clk, ioctrl, and pllin pins are clamped to th e vded rail. therefore, these pins can be driven up to vded. all jtag inputs are clamped to the vded2 rail. these jtag input pins can only be driven up to vded2. symbol inref v il v ih v ol v oh i ol i oh v min v max v min v max v min v max v max v min ma ma lv t t l n/a n/a -0.3 0.8 2.2 vccio + 0.3 0.4 2.4 2.0 -2.0 lv c m o s 2 n/a n/a -0.3 0.7 1.7 vccio + 0.3 0.7 1.7 2.0 -2.0 lv c m o s 1 8 n/a n/a -0.3 0.63 1.2 vccio + 0.3 0.7 1.7 2.0 -2.0 gtl+ 0.88 1.12 -0.3 inref - 0.2 inref + 0.2 vccio + 0.3 0.6 n/a 40 n/a pci n/a n/a -0.3 0.3 x vccio 0.6 x v ccio vccio + 0.5 0.1 x vccio 0.9 x vccio 1.5 -0.5 sstl2 1.15 1.35 -0.3 inref - 0.18 inref + 0.18 vccio + 0.3 0.74 1.76 7.6 -7.6 sstl3 1.3 1.7 -0.3 inref - 0.2 inref + 0.2 vccio + 0.3 1.10 1.90 8 -8
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 23 figure 17 through figure 20 show the vil and vih characteristics for i/o and clock pins. figure 17: vil maximum for i/o figure 18: vih minimum for i/o vilmax for io 0 0.5 1 1.5 2 2.5 -55c -40c 0c 25c 70c 90c 110c 125c junction temperature voltage (v) 1.71 v 1.8 v 1.89 v 2.5 v 3.3 v 3.6 v vihmin for io 0 0.5 1 1.5 2 2.5 -55c -40c 0c 25c 70c 90c 110c 125c junction temperature voltage 1.71 v 1.8 v 1.89 v 2.5 v 3.3 v 3.6 v
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 24 figure 19: vil maximum for clock pins figure 20: vih minimum for clock pins vilmax for clock pins 0 0.5 1 1.5 2 -55c -40c 0c 25c 70c 90c 110c 125c junction temperature voltage (v) 1.71v 1.8 v 1.89 v 2.5 v 3.3 v 3.6 v vihmin for clock pins 0 0.5 1 1.5 2 2.5 -55c -40c 0c 25c 70c 90c 110c 125c junction temperature voltage (v) 1.71 v 1.8 v 1.89 v 2.5 v 3.3 v 3.6 v
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 25 figure 21 through figure 25 show the output drive characteristics for the i/os across va rious voltages and temperatures. figure 21: drive current at vccio = 1.71 v figure 22: drive current at vccio = 1.8 v drive current @ vccio = 1.71 v 0 5 10 15 20 25 30 35 0 0 . 2 0. 4 0. 6 0. 8 1 1 . 2 1 . 4 1. 6 1 . 71 output voltage (v) drive current (ma) ioh: -55c iol: -55c ioh: 25c iol: 25c ioh: 125c iol: 125c drive current @ vccio = 1.8 v 0 5 10 15 20 25 30 35 40 0 0.2 0.4 0.6 0.8 1 1.2 1.4 1.6 1.8 output voltage (v) drive current (ma) ioh: -55c iol: -55c ioh: 25c iol: 25c ioh: 125c iol: 125c
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 26 figure 23: drive current at vccio = 2.5 v figure 24: drive current at vccio = 3.3 v drive current @ vccio = 2.5v 0 10 20 30 40 50 60 70 80 0 0.5 1 1.5 2 2.5 output voltage (v) drive current (ma) ioh: -55c iol: -55c ioh: 25c iol: 25c ioh: 125c iol: 125c drive current @ vccio = 3.3v 0 20 40 60 80 100 120 0 0.5 1 1.5 2 2.5 3 3.3 output voltage (v) drive current (ma) ioh: -55c iol: -55c ioh: 25c iol: 25c ioh: 125c iol: 125c
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 27 figure 25: drive current at vccio = 3.6 v drive current @ vccio = 3.6v 0 20 40 60 80 100 120 140 00.511.522.533.33.6 output voltage (v) drive current (ma) ioh: -55c iol: -55c ioh: 25c iol: 25c ioh: 125c iol: 125c
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 28 figure 26 through figure 30 show the quiescent current for the eclips e ii family of devices for each of the voltage supplies, across voltage and temperature. quiescent current on v cc is a function of device utilization. the numbers in the following graphs were taken from 100% utilized devices, filled with 32-bit counters. for conditions other than those described, measured quiescent current levels may be higher than the values in figure 26 through figure 30 . use the power calculator tool for more accurate estimates. figure 26: quiescent current on v cc for ql8025 table 15: quiescent current on v cc for ql8025 (over all temperatures ? over 1.71 v to 3.6 v) parameter current ivded 2.5 a iccio 1.0 a quiescent current on vcc for ql8025 0.0 20.0 40.0 60.0 80.0 100.0 120.0 140.0 -55c -40c 0c 25c 70c 90c 125c ambient temperature ua vcc=1.71v vcc=1.8v vcc=1.89v
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 29 figure 27: quiescent current on v cc for ql8050 table 16: quiescent current on v cc for ql8050 (over all temperatures ? over 1.71 v to 3.6 v) parameter current ivded 2.6 a iccio 2.0 a queiscent current on vcc for ql8050 0.0 20.0 40.0 60.0 80.0 100.0 120.0 140.0 160.0 180.0 200.0 -55c -40c 0c 25c 70c 90c 125c ambient temperature ua vcc=1.71v vcc=1.8v vcc=1.89v
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 30 figure 28: quiescent current on v cc for ql8150 table 17: quiescent current on v cc for ql8150 (over all temperatures ? over 1.71 v to 3.6 v) parameter current ivded 18.4 a iccio 7.7 a quiescent current on vcc for ql8150 0.0 200.0 400.0 600.0 800.0 1000.0 1200.0 -55c -40c 0c 25c 70c 90c 125c ambient temperature ua vcc=1.71v vcc=1.8v vcc=1.89v
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 31 figure 29: quiescent current on v cc for ql8250 table 18: quiescent current on v cc for ql8250 (over all temperatures ? over 1.71 v to 3.6 v) parameter current ivded 16.9 a iccio 5.5 a quiescent current on vcc for ql8250 0.0 100.0 200.0 300.0 400.0 500.0 600.0 700.0 800.0 900.0 1000.0 -55c -40c 0c 25c 70c 90c 125c ambient temperature ua vcc=1.71v vcc=1.8v vcc=1.89v
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 32 figure 30: quiescent current on v cc for ql8325 table 19: quiescent current on v cc for ql8325 (over all temperatures ? over 1.71 v to 3.6 v) parameter current ivded 16.9 a iccio 5.1 a quiescent current on vcc for ql8325 0.0 200.0 400.0 600.0 800.0 1000.0 1200.0 1400.0 1600.0 -55c -40c 0c 25c 70c 90c 125c ambient temperature ua vcc=1.71v vcc=1.8v vcc=1.89v
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 33 ac characteristics the ac specifications (at vcc = 1.8 v, t j = 25 c, worst case corner, speed grade = -8 (k = 1.03)) are provided from table 20 through table 29 . logic cell diagrams and wa veforms are provided from figure 31 through figure 42 . figure 31: eclipse ii logic cell table 20: logic cell delays symbol parameter value min max t pd combinatorial delay of the longest path: time taken by the combinatorial circuit to output 0.28 ns 0.98 ns t su setup time: time the synchronous input of the flip-flop must be stable before the active clock edge 0.10 ns 0.25 ns t hl hold time: time the synchronous input of the flip-flop must be stable after the active clock edge 0 ns 0 ns t co clock-to-out delay: the amount of time ta ken by the flip-flop to output after the active clock edge. 0.22 ns 0.52 ns t cwhi clock high time: required minimum time the clock stays high 0.46 ns 0.46 ns t cwlo clock low time: required minimum time that the clock stays low 0.46 ns 0.46 ns t set set delay: time between when the flip-flop is ?set? (high) and when the output is consequently ?set? (high) 0.69 ns 0.69 ns t reset reset delay: time between when the flip-flop is ?reset? (low) and when the output is consequently ?reset? (low) 1.09 ns 1.09 ns t sw set width: time that the set signal must remain high/low 0.3 ns 0.3 ns t rw reset width: time that the reset signal must remain high/low 0.3 ns 0.3 ns
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 34 figure 32: logic cell flip-flop figure 33: logic cell flip-f lop timings?first waveform figure 34: logic cell flip-flop timings?second waveform set d clk reset q set reset q clk t cwhi (min) t cwlo (min) t reset t rw t set t sw clk d q t su t hl t co
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 35 note: when using a pll, t pgck and t bgck are effectively zero due to delay adjustment by phase locked loop feedback path. figure 35: global clock structure timing elements figure 36: dual-port sram cell table 21: eclipse ii tree clock delay clock segment parameter value min max t pgck global clock pin delay to quad net - 1.92 ns t bgck global clock tree delay (quad net to flip-flop) - 0.28 ns t dpd dedicated clock pad - 1.7 ns t gskew global delay clock skew - 0.1 ns t dskew dedicated clock skew - 0.05 ns internally generated clock, or clock from general routing network global clock (clk) input quad-net clock network ff global clock buffer wa wd we wclk re rclk ra rd ram module [7:0] [17:0] [7:0] [17:0] asyncrd
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 36 figure 37: ram cell synchronous write timing table 22: ram cell synchronous write timing symbol parameter value min max ram cell synchronous write timing t swa wa setup time to wclk: time the writ e address must be stable before the active edge of the write clock 0.47 ns - t hwa wa hold time to wclk: time the wr ite address must be stable after the active edge of the write clock 0 ns - t swd wd setup time to wclk: time the write data must be stable before the active edge of the write clock 0.48 ns - t hwd wd hold time to wclk: time the write data must be stable after the active edge of the write clock 0 ns - t swe we setup time to wclk: time the writ e enable must be stable before the active edge of the write clock 0 ns - t hwe we hold time to wclk: time the write enable must be stable after the active edge of the write clock 0 ns - t wcrd wclk to rd (wa = ra): time between the active write clock edge and the time when the data is available at rd - 3.79 ns t swa t swd t swe t hwa t hwd t hwe t wcrd old data new data wclk wa wd we rd
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 37 table 23: ram cell synchronous and asynchronous read timing symbol parameter value min max ram cell synchronous read timing t sra ra setup time to rclk: time the r ead address must be stable before the active edge of the read clock 0.43 ns - t hra ra hold time to rclk: time the read address must be stable after the active edge of the read clock 0 ns - t sre re setup time to wclk: time the read enable must be stable before the active edge of the read clock 0.21 ns - t hre re hold time to wclk: time the read enable must be stable after the active edge of the read clock 0 ns - t rcrd rclk to rd: time between the active read clock edge and the time when the data is available at rd - 2.25 ns ram cell asynchronous read timing r pdrd ra to rd: time between when the read address is input and when the data is output - 1.99 ns
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 38 figure 38: ram cell synchronous and asynchronous read timing figure 39: eclipse ii i/o cell output path t sra t hra rclk ra t sre t hre t rcrd old data new data re rd r pdrd pad output register
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 39 figure 40: eclipse ii i/o cell output enable timing table 24: eclipse ii i/o cell output timing symbol parameter value (ns) output register cell only slow slew max fast slew max t outlh output delay low to high (90% of h) 4.0 2.95 t outhl output delay high to low (10% of l) 3.5 2.49 t pzh output delay tri-state to high (90% of h) 4.96 2.93 t pzl output delay tri-state to low (10% of l) 4.87 2.84 t phz output delay high to tri-state 5.8 3.62 t plz output delay low to tri-state 5.58 3.4 t cop clock-to-out delay (does not include clock tree delays) 5.49 3.3 table 25: output slew rates @ vccio = 3.3 v, t = 25 c fast slew slow slew rising edge 2.8 v/ns 1.0 v/ns falling edge 2.86 v/ns 1.0 v/ns table 26: output slew rates @ vccio = 2.5 v, t = 25 c fast slew slow slew rising edge 1.7 v/ns 0.6 v/ns falling edge 1.9 v/ns 0.6 v/ns table 27: output slew rates @ vccio = 1.8 v, t = 25 c fast slew slow slew rising edge tbd tbd falling edge tbd tbd l h l h t outlh t outhl l h z t pzh l h z t pzl l h z t plz l h z t phz
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 40 figure 41: eclipse ii i/o cell input path figure 42: eclipse ii input register cell timing pad t isu t sid + - q e d r r clk d q tisu tih l tic o tiesu tieh tirst e icllii
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 41 table 28: i/o input register cell timing symbol parameter value min max t isu input register setup time: time the synchron ous input of the flip-flop must be stable before the active clock edge 2.15 ns - t ihl input register hold time: time the synchronous input of the flip-flop must be stable after the active clock edge 0 ns - t ico input register clock-to-out: time taken by the flip-flop to output after the active clock edge - 0.3 ns t irst input register reset delay: time between wh en the flip-flop is ?reset?(low) and when the output is consequently ?reset? (low) - 0.82 ns t iesu input register clock enable setup time: time ?enable? must be stable before the active clock edge 0.4 ns - t ieh input register clock enable hold time: time ?enable? must be stable after the active clock edge 0 ns - table 29: i/o input buffer delays symbol parameter value to get the total input delay add this delay to t isu min max t sid (lvttl) lvttl input delay: low voltage ttl for 3.3 v applications - 0.82 ns t sid (lvcmos2) lvcmos2 input delay: low voltage cmos for 2.5 v and lower applications - 0.82 ns t sid (lvcmos18) lvcmos18 input delay: low voltage cmos for 1.8 v applications - - t sid (gtl+) gtl+ input delay: gunning transceiver logic - 0.94 ns t sid (sstl3) sstl3 input delay: stub series terminated logic for 3.3 v - 0.94 ns t sid (sstl2) sstl2 input delay: stub series terminated logic for 2.5 v - 0.94 ns t sid (pci) pci input delay: peripheral component interconnect for 3.3 v - 0.82 ns
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 42 package thermal characteristics thermal resistance equations: jc = (t j - t c )/p ja = (tj - ta)/p p max = (t jmax - t amax )/ ja parameter description: jc : junction-to-case thermal resistance ja : junction-to-ambient thermal resistance t j : junction temperature t a : ambient temperature p: power dissipated by the device while operating p max : the maximum power dissipation for the device t jmax : maximum junction temperature t amax : maximum ambient temperature note: maximum junction temperature (t jmax ) is 125c. to calculate the maximum power dissipation for a device package look up ja from table 30 , pick an appropriate t amax and use: p max = (125c - t amax )/ ja . table 30: package thermal characteristics device package description ja (o c/w) package code package type pin count 0 lfm 200 lfm 400 lfm ql8325 ql6325e ps pbga 484 26.6 24.1 21.8 pt lfbga 280 34 31.6 29.9 pq pqfp 208 32 28 26.5 ql8250 ql6250e ps pbga 484 26.6 24.1 21.8 pt lfbga 280 34 31.6 29.9 pq pqfp 208 32 28 26.5 ql8150 pt lfbga 280 34 31.6 29.9 pq pqfp 208 43.6 41 39 pt tfbga 196 40 38 35.2 pu tfbga 196 40 34 33 pf tqfp 144 37 36 34 ql8050 pt tfbga 196 54 51.8 48 pf tqfp 144 41 39 37 pu ctbga 101 59 52 50 pv vqfp 100 43 41.3 38.8 ql8025 pt tfbga 196 54 51.8 48 pf tqfp 144 41 39 37 pv vqfp 100 43 41.3 38.8
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 43 power vs. operating frequency the basic power equation which best mo dels power consumption is given below: p total = 0.350 + f [0.0031 lc + 0.0948 ckbf + 0.01 clbf + 0.0263 ckld + 0.543 ram + 0.20 pll + 0.0035 inp + 0.0257 outp ] (mw) where: lc is the total number of logic cells in the design ckbf = # of clock buffers clbf = # of column clock buffers ckld = # of loads connected to the column clock buffers ram = # of ram blocks pll = # of plls inp is the number of input pins outp is the number of output pins note: to learn more about power consumption, see quicklogic application note 60 at http://www.quicklogic.com/images/appnote60.pdf . power-up sequencing figure 43: power-up sequencing when powering up a device, the v cc /v ccio /v ded /v ded2 rails must take 400 s or longer to reach the maximum value (refer to figure 43 ). note: ramping v cc , v ccio , v pump , v ded , or v ded2 faster than 400 s can cause the device to behave improperly. for users with a limited power budget, ensure v ccio , v ded , v ded2 , and v pump are within 500 mv of v cc when ramping up the power supplies. voltage v ccio v ded v ded2 v pump v cc |v ccio , v ded , v ded2 , v pump - v cc | max time 400 us v cc
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 44 pin descriptions table 31: pin descriptions pin direction function description jtag pin descriptions tdi/rsi i test data in for jtag/ram init. serial data in hold high during normal operation. connects to serial prom data in for ram initialization. connect to vded2 if unused trstb/rro i/0 active low reset for jtag/ram init. reset out hold low during normal operation. connects to serial prom reset for ram initialization. connect to gnd if unused tms i test mode select for jtag hold high during normal operation. connect to vded2 if not used for jtag tck i test clock for jtag hold high or low during normal operation. connect to vded2 or gnd if not used for jtag tdo/rco o test data out for jtag/ram init. clock out connect to serial prom clock for ram initialization. must be left unconnected if not used for jtag or ram initialization. the output voltage drive is specified by vded. dedicated pin descriptions clk i global clock network pin low skew global clock. this pin provides access to a dedicated, distributed network ca pable of driving the clock, set, reset, f1, and a2 inputs to the logic cell, read, and write clocks, read and write enables of the embedded ram blocks, clock of the ecus , and output enables of the i/os. the voltage tolerance of this pin is specified by vded. the voltage tolerance of the clk pins in the pu101 package are specified by vccio(b). i/o(a) i/o input/output pin the i/o pin is a bi-directional pin, configurable to either an input-only, output-only, or bi-directional pin. the a inside the parenthesis means that the i/o is located in bank a. if an i/o is not used, spde (quick works tool) provides the option of tying that pin to gnd, vcc , or tristate. vcc i power supply pin connect to 1.8 v supply. vccio(a) i input voltage tolerance pin this pin provides the flexibility to interface the device with either a 3.3 v, 2.5 v, or 1.8 v device. the a inside the parenthesis means that vccio is located in bank a. every i/o pin in bank a will be tolerant of vccio input signals and will drive vccio level output signals. this pin must be connected to either 3.3 v, 2.5 v, or 1.8 v. vccio powers the the pllout pins. gnd i ground pin connect to ground. pllin i pll clock input clock input for pll. the volta ge tolerance of this pin is specified by vded. dedclk i dedicated clock pin very low skew global clock. this pin provides access to a dedicated, distributed clock net work capable of driving the clock inputs of all sequential elements of the device (e.g., ram, flip flops). the voltage tolerance of this pin is specified by vded. gndpll i ground pin for pll connect to gnd.
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 45 inref(a) i differential reference voltage the inref is the reference voltage pin for gtl+, sstl2, and sttl3 standards. follow the recommendations provided in table 14 for the appropriate standard. the a inside the parenthesis means that inref is located in bank a. this pin should be tied to gnd if voltage referenced standards are not used. pllout o pll output pin dedicated pll output pin. must be left unconnected if pll is powered up and not held in reset, since pllout will be driving the pll-derived clock. may be left unconnected if pll is held in reset or not powered up. pllout pin is driven by vccio. for a list of each pllo ut pin and the vccio pin that powers it see table 32 . ioctrl(a) i highdrive input this pin provides fast r eset, set, clock, and enable access to the i/o cell flip-flops, providing fast clock-to-out and fast i/o response times. this pin can also double as a high- drive pin to the internal logic cells. the a inside the parenthesis means that ioctrl is located in bank a. there is an internal pulldown resistor to gnd on this pin. this pin should be tied to gnd if it is not used. for backwards compatibility with eclipse and ecli pseplus, it can be tied to vded or gnd. if tied to vded, it will draw no more than 20 a per ioctrl pin due to current through the pulldown resistor. the voltage tolerance of this pin is specified by vded. note that the 208 pqfp package has no i/o control pins. vpump i charge pump disable this pin disables the internal charge pump for lower static power consumption. to disabl e the charge pump, connect vpump to 3.3 v. if the disable charge pump feature is not used, connect vpump to gnd. for backwards compatibility with eclipse and eclipseplus devices, connect vpump to gnd. vded i voltage tolerance for clocks, tdo jtag output, and ioctrl this pin specifies the input voltage tolerance for clk, dedclk, pllin, and ioctrl dedicated input pins, as well as the output voltage drive tdo jtag pins. if the plls are used, vded must be the same as vccpll. the legal range for vded is between 1.71 v and 3.6 v. for backwards compatibility with eclipse and ec lipseplus devices, connect vded to 2.5 v. table 31: pin descriptions (continued) pin direction function description
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 46 vded2 i voltage tolerance for jtag pins (tdi, tms, tck, and trstb) these pins specify the input voltage tolerance for the jtag input pins. the legal range for vded2 is between 1.71 v and 3.6 v. these do not specify ou tput voltage of the jtag output, tdo. refer to the vded pin section for specifying the jtag output voltage. vccpll i power supply pin for pll connect to 2.5 v or 3.3 v supply. for backwards compatibility with eclipse and eclipseplus devices, connect to 2.5 v. to minimize static power consumption when designs do not utilize the plls, you may connect vccpll to gnd. if vccpll is grounded, the pll is disabled. pll_reset i pll reset pin if pll_reset is asserted , then clknet_out and pllpad_out are reset to 0. this signal must be asserted and then released in order for the lock_detect to work. if a pll module is not used, then the associated pllrst must be connected to vded. table 32: pllout pin supply voltage pllout vccio pllout(0) vccio(e) pllout(1) vccio(b) pllout(2) vccio(a) pllout(3) vccio(f) table 31: pin descriptions (continued) pin direction function description
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 47 figure 44: ql8325 and ql8250 i/o banks with relevant pins figure 45: ql8150, ql8050, and ql8025 i/o banks with relevant pins io bank a io bank b v ccio (a) inref(a) ioctrl(a) io(a) v ccio (b) inref(b) ioctrl(b) io(b) io bank c io bank d v ccio (c) inref(c) ioctrl(c) io(c) v ccio (d) inref(d) ioctrl(d) io(d) io bank f io bank e v ccio (f) inref(f) ioctrl(f) io(f) v ccio (e) inref(e) ioctrl(e) io(e) io bank h io bank g (h) inref(h) ioctrl(h) io(h) v ccio v ccio (g) inref(g) ioctrl(g) io(g) v ccio (b io(b) (a) io(a) v ccio inref io bank a io bank b
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 48 recommended unused pin termin ations for eclipse ii devices all unused, general purpose i/o pins ca n be tied to vcc, gnd, or hiz (h igh impedance) inte rnally using the configuration editor. this option is given in the botto m-right corner of the placement window. to use the placement editor, choose constraint > fix placement in the option pull-down menu of spde. the rest of the pins should be terminated at the board level in the manner presented in table 33 . table 33: recommended unused pin terminations signal name recommended termination pllout a a. x represents a number. in earlier versions, the recommendation for unus ed pllout pins was that they be connected to vcc or gnd. this was acceptable for rev. d (and earlier) silicon, including all 0.25 m devices. for rev. g (and later) silicon this is not correct. unused pllout pins should be left unconnected. used pllout pins will normally be connected to inputs, but can also be left unconnected. for the truth table of pllout connections, refer to table 34 . ioctrl b b. y represents an alphabetical character. there is an internal pulldown resistor to gnd on this pin. this pin should be ti ed to gnd if it is not used. for backwards compatibility wi th eclipse, it can be tied to vded or gnd. if tied to vded, it will draw no more than 20 a per ioctrl pin due to current through the pulldown resistor. clk/pllin any unused clock pins should be connected to vded or gnd. pllrst if a pll module is not used, then the associated pllrst must be connected to vded or gnd. if vccpll is grounded, then pllrst must be grounded also. if vccpll is driven by 2.5 v or 3.3 v, pllrst must be driven by the same voltage. inref if an i/o bank does not require the use of the i nref signal the pin should be connected to gnd. table 34: recommended pllout terminations truth table pll_reset recommended pllout termination 0 must be left unconnected. 1 may be left unconnected, or connected to gnd. must not be connected to vcc.
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 49 ql8025 - 100 vqfp pinout diagram ql8025 - 100 vqfp pinout table table 35: ql8025 - 100 vqfp pinout table pin function pin function pin function pin function pin function 1 gnd 21 i/o(a) 41 vcc 61 i/o(b) 81 i/o(b) 2 gnd 22 i/o(a) 42 i/o(a) 62 i/o(b) 82 i/o(b) 3 i/o(a) 23 i/o(a) 43 i/o(a) 63 clk(2) 83 i/o(b) 4 i/o(a) 24 i/o(a) 44 i/o(a) 64 clk(3) 84 vcc 5 i/o(a) 25 tdo 45 i/o(a) 65 vcc 85 i/o(b) 6 vcc 26 i/o(a) 46 i/o(a) 66 clk(4) 86 i/o(b) 7 i/o(a) 27 gnd 47 vccio(a) 67 tms 87 vcc 8 i/o(a) 28 i/o(a) 48 i/o(a) 68 i/o(b) 88 tck 9 vccio(a) 29 vccio(a) 49 vpump 69 gnd 89 vded2 10 i/o(a) 30 i/o(a) 50 i/o(a) 70 i/o(b) 90 i/o(b) 11 tdi 31 i/o(a) 51 gnd 71 i/o(b) 91 gnd 12 clk(0) 32 i/o(a) 52 i/o(b) 72 i/o(b) 92 i/o(b) 13 clk(1) 33 i/o(a) 53 i/o(b) 73 i/o(b) 93 i/o(b) 14 vcc 34 i/o(a) 54 i/o(b) 74 i/o(b) 94 i/o(b) 15 i/o(a) 35 vcc 55 vcc 75 i/o(b) 95 i/o(b) 16 vded 36 trstb 56 i/o(b) 76 gnd 96 i/o(b) 17 i/o(a) 37 vded2 57 inref 77 i/o(b) 97 i/o(b) 18 gnd 38 i/o(a) 58 i/o(b) 78 vccio(b) 98 vccio(b) 19 i/o(a) 39 i/o(a) 59 i/o(b) 79 i/o(b) 99 i/o(b) 20 i/o(a) 40 gnd 60 vccio(b) 80 i/o(b) 100 i/o(b) pin 1 pin 26 pin 51 pin 76 eclipse ii ql8025-7pv100c
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 50 ql8025 - 144 tqfp pinout diagram figure 46: top view of 144 pin tqfp pin 1 pin 37 pin 73 pin 109 ql8025-7pf144c eclipse ii
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 51 ql8025 - 144 tqfp pinout table table 36: ql8025 - 144 tqfp pinout table pin function pin function pin function pin function 1 gnd 37 io(a) 73 io(a) 109 gnd 2 gnd 38 gnd 74 io(b) 110 io(b) 3 io(a) 39 io(a) 75 gnd 111 vccio(b) 4 io(a) 40 vccio(a) 76 io(b) 112 io(b) 5 io(a) 41 io(a) 77 io(b) 113 io(b) 6 io(a) 42 io(a) 78 io(b) 114 io(b) 7 vcc 43 io(a) 79 vcc 115 io(b) 8 io(a) 44 io(a) 80 io(b) 116 io(b) 9 io(a) 45 io(a) 81 io(b) 117 nc 10 io(a) 46 io(a) 82 inref 118 io(b) 11 nc 47 io(a) 83 io(b) 119 io(b) 12 io(a) 48 io(a) 84 io(b) 120 vcc 13 vccio(a) 49 vccio(a) 85 io(b) 121 io(b) 14 io(a) 50 io(a) 86 vccio(b) 122 vccio(b) 15 tdi 51 nc 87 io(b) 123 io(b) 16 clk(0) 52 vcc 88 nc 124 io(b) 17 clk(1) 53 trstb 89 io(b) 125 vcc 18 vcc 54 vded2 90 clk(2) 126 tck 19 io(a) 55 io(a) 91 clk(3) 127 vded2 20 vded 56 io(a) 92 vcc 128 io(b) 21 io(a) 57 io(a) 93 clk(4) 129 io(b) 22 io(a) 58 gnd 94 tms 130 gnd 23 gnd 59 io(a) 95 io(b) 131 io(b) 24 vccio(a) 60 vcc 96 gnd 132 io(b) 25 io(a) 61 io(a) 97 vccio(b) 133 io(b) 26 io(a) 62 io(a) 98 io(b) 134 io(b) 27 nc 63 io(a) 99 io(b) 135 io(b) 28 io(a) 64 io(a) 100 io(b) 136 io(b) 29 io(a) 65 nc 101 io(b) 137 nc 30 io(a) 66 io(a) 102 nc 138 io(b) 31 io(a) 67 io(a) 103 io(b) 139 io(b) 32 io(a) 68 io(a) 104 io(b) 140 io(b) 33 io(a) 69 vccio(a) 105 io(b) 141 vccio(b) 34 tdo 70 io(a) 106 io(b) 142 io(b) 35 gnd 71 vpump 107 gnd 143 io(b) 36 io(a) 72 io(a) 108 io(b) 144 io(b)
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 52 ql8025 - 196 tfbga pinout diagram top bottom eclipse ii ql8025-7pt196c 1413121110987654321 a b c d e f g h j k l m n p pin a1 corner
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 53 ql8025 - 196 tfbga pinout table table 37: ql8025 - 196 tfbga pinout table ball function ball function ball function ball function ball function a1 io(b) c13 nc f11 io(a) j9 gnd m7 vcc a2 io(b) c14 nc f12 nc j10 gnd m8 io(a) a3 nc d1 io(b) f13 io(a) j11 io(a) m9 io(a) a4 io(b) d2 nc f14 io(a) j12 io(a) m10 io(a) a5 io(b) d3 nc g1 io(b) j13 nc m11 io(a) a6 nc d4 io(b) g2 tck j14 nc m12 io(a) a7 clk(4) d5 io(b) g3 nc k1 nc m13 nc a8 clk(2) d6 vccio(b) g4 vcc k2 nc m14 io(a) a9 nc d7 vccio(b) g5 gnd k3 io(b) n1 nc a10 io(b) d8 vded g6 gnd k4 io(b) n2 io(b) a11 inref d9 vccio(b) g7 gnd k5 vccio(b) n3 io(a) a12 io(b) d10 io(b) g8 gnd k6 vccio(a) n4 io(a) a13 io(b) d11 nc g9 gnd k7 gnd n5 io(a) a14 io(b) d12 vpump g10 gnd k8 gnd n6 nc b1 nc d13 io(a) g11 io(a) k9 vccio(a) n7 io(a) b2 io(b) d14 io(a) g12 vcc k10 vccio(a) n8 io(a) b3 io(b) e1 io(b) g13 io(a) k11 nc n9 io(a) b4 nc e2 io(b) g14 io(a) k12 io(a) n10 nc b5 io(b) e3 io(b) h1 nc k13 io(a) n11 nc b6 tms e4 io(b) h2 io(b) k14 io(a) n12 tdo b7 vcc e5 vccio(b) h3 vded2 l1 io(b) n13 io(a) b8 io(b) e6 gnd h4 vccio(b) l2 io(b) n14 nc b9 nc e7 gnd h5 gnd l3 io(b) p1 io(a) b10 io(b) e8 gnd h6 gnd l4 io(b) p2 io(a) b11 io(b) e9 gnd h7 gnd l5 nc p3 io(a) b12 io(b) e10 io(a) h8 gnd l6 nc p4 nc b13 io(a) e11 vccio(a) h9 gnd l7 vccio(a) p5 io(a) b14 io(a) e12 io(a) h10 gnd l8 vded p6 clk(0) c1 io(b) e13 nc h11 vccio(a) l9 vded p7 clk(1) c2 io(b) e14 vcc h12 trstb l10 vccio(a) p8 io(a) c3 io(b) f1 io(b) h13 vded2 l11 vcc p9 io(a) c4 vcc f2 vcc h14 vcc l12 io(a) p10 io(a) c5 io(b) f3 nc j1 io(b) l13 io(a) p11 nc c6 vcc f4 io(b) j2 io(b) l14 io(a) p12 io(a) c7 io(b) f5 vccio(b) j3 io(b) m1 nc p13 io(a) c8 clk(3) f6 gnd j4 vcc m2 io(b) p14 io(a) c9 io(b) f7 gnd j5 io(b) m3 io(a) c10 vcc f8 gnd j6 gnd m4 gnd c11 io(b) f9 gnd j7 gnd m5 vcc c12 io(a) f10 io(a) j8 gnd m6 tdi
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 54 ql8050 - 100 vqfp pinout diagram ql8050 - 100 vqfp pinout table table 38: ql8050 - 100 vqfp pinout table pin function pin function pin function pin function pin function 1 gnd 21 i/o(a) 41 vcc 61 i/o(b) 81 i/o(b) 2 gnd 22 i/o(a) 42 i/o(a) 62 i/o(b) 82 i/o(b) 3 i/o(a) 23 i/o(a) 43 i/o(a) 63 clk(2) 83 i/o(b) 4 i/o(a) 24 i/o(a) 44 i/o(a) 64 clk(3) 84 vcc 5 i/o(a) 25 tdo 45 i/o(a) 65 vcc 85 i/o(b) 6 vcc 26 i/o(a) 46 i/o(a) 66 clk(4) 86 i/o(b) 7 i/o(a) 27 gnd 47 vccio(a) 67 tms 87 vcc 8 i/o(a) 28 i/o(a) 48 i/o(a) 68 i/o(b) 88 tck 9 vccio(a) 29 vccio(a) 49 vpump 69 gnd 89 vded2 10 i/o(a) 30 i/o(a) 50 i/o(a) 70 i/o(b) 90 i/o(b) 11 tdi 31 i/o(a) 51 gnd 71 i/o(b) 91 gnd 12 clk(0) 32 i/o(a) 52 i/o(b) 72 i/o(b) 92 i/o(b) 13 clk(1) 33 i/o(a) 53 i/o(b) 73 i/o(b) 93 i/o(b) 14 vcc 34 i/o(a) 54 i/o(b) 74 i/o(b) 94 i/o(b) 15 i/o(a) 35 vcc 55 vcc 75 i/o(b) 95 i/o(b) 16 vded 36 trstb 56 i/o(b) 76 gnd 96 i/o(b) 17 i/o(a) 37 vded2 57 inref 77 i/o(b) 97 i/o(b) 18 gnd 38 i/o(a) 58 i/o(b) 78 vccio(b) 98 vccio(b) 19 i/o(a) 39 i/o(a) 59 i/o(b) 79 i/o(b) 99 i/o(b) 20 i/o(a) 40 gnd 60 vccio(b) 80 i/o(b) 100 i/o(b) pin 1 pin 26 pin 51 pin 76 eclipse ii ql8050-7pv100c
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 55 ql8050 - 101 ctbga pinout diagram figure 47: top view of 101 pin ctbga figure 48: bottom view of 101 pin ctbga
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 56 ql8050 - 101 ctbga pinout table note: the voltage tolerance of the clk pins in the pu101 package are specified by vccio(b). table 39: ql8050 - 101 ctbga pinout table pin function pin function pin function pin function pin function a1 i/o(b) b11 i/o(b) e4 i/o(b) h2 i/o(b) k6 i/o(a) a2 i/o(b) c1 i/o(b) e8 vcc h3 vcc k7 i/o(a) a3 i/o(b) c2 i/o(b) e9 i/o(a) h5 gnd k8 i/o(a) a4 i/o(b) c4 i/o(b) e10 vccio(b) h7 vcc k9 gnd a5 clk(4) c5 i/o(b) e11 i/o(a) h9 i/o(a) k10 i/o(a) a6 clk(3) c6 i/o(b) f1 i/o(b) h10 i/o(a) k11 i/o(a) a7 clk(2) c7 vcc f2 i/o(b) h11 i/o(a) l1 i/o(b) a8 vccio(b) c8 i/o(b) f3 vcc j1 i/o(b) l2 i/o(b) a9 i/o(b) c10 i/o(a) f8 i/o(a) j2 i/o(b) l3 i/o(a) a10 i/o(b) c11 vcc f9 vccio(a) j4 i/o(a) l4 clk(0) a11 i/o(b) d1 i/o(b) f10 i/o(a) j5 vccio(a) l5 clk(1) b1 i/o(b) d2 i/o(b) f11 gnd j6 i/o(a) l6 i/o(a) b2 i/o(b) d3 i/o(b) g1 i/o(b) j7 i/o(a) l7 i/o(a) b3 gnd d5 i/o(b) g2 gnd j8 i/o(a) l8 i/o(a) b4 i/o(b) d7 i/o(b) g3 gnd j10 i/o(a) l9 i/o(a) b5 i/o(b) d9 vccio(b) g4 vccio(b) j11 i/o(a) l10 i/o(a) b6 vccio(b) d10 i/o(b) g8 vccio(a) k1 i/o(b) l11 i/o(a) b7 i/o(b) d11 i/o(a) g9 i/o(a) k2 i/o(b) b8 i/o(b) e1 i/o(b) g10 i/o(a) k3 gnd b9 gnd e2 i/o(b) g11 i/o(a) k4 i/o(a) b10 vpump e3 i/o(b) h1 i/o(b) k5 vccio(b)
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 57 ql8050 - 144 tqfp pinout diagram figure 49: top view of 144 pin tqfp pin 1 pin 37 pin 73 pin 109 ql8050-7pf144c eclipse ii
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 58 ql8050 - 144 tqfp pinout table table 40: ql8050 - 144 tqfp pinout table pin function pin function pin function pin function 1 gnd 37 io(a) 73 io(a) 109 gnd 2 gnd 38 gnd 74 io(b) 110 io(b) 3 io(a) 39 io(a) 75 gnd 111 vccio(b) 4 io(a) 40 vccio(a) 76 io(b) 112 io(b) 5 io(a) 41 io(a) 77 io(b) 113 io(b) 6 io(a) 42 io(a) 78 io(b) 114 io(b) 7 vcc 43 io(a) 79 vcc 115 io(b) 8 io(a) 44 io(a) 80 io(b) 116 io(b) 9 io(a) 45 io(a) 81 io(b) 117 io(b) 10 io(a) 46 io(a) 82 inref 118 io(b) 11 io(a) 47 io(a) 83 io(b) 119 io(b) 12 io(a) 48 io(a) 84 io(b) 120 vcc 13 vccio(a) 49 vccio(a) 85 io(b) 121 io(b) 14 io(a) 50 io(a) 86 vccio(b) 122 vccio(b) 15 tdi 51 io(a) 87 io(b) 123 io(b) 16 clk(0) 52 vcc 88 io(b) 124 io(b) 17 clk(1) 53 trstb 89 io(b) 125 vcc 18 vcc 54 vded2 90 clk(2) 126 tck 19 io(a) 55 io(a) 91 clk(3) 127 vded2 20 vded 56 io(a) 92 vcc 128 io(b) 21 io(a) 57 io(a) 93 clk(4) 129 io(b) 22 io(a) 58 gnd 94 tms 130 gnd 23 gnd 59 io(a) 95 io(b) 131 io(b) 24 vccio(a) 60 vcc 96 gnd 132 io(b) 25 io(a) 61 io(a) 97 vccio(b) 133 io(b) 26 io(a) 62 io(a) 98 io(b) 134 io(b) 27 io(a) 63 io(a) 99 io(b) 135 io(b) 28 io(a) 64 io(a) 100 io(b) 136 io(b) 29 io(a) 65 io(a) 101 io(b) 137 io(b) 30 io(a) 66 io(a) 102 io(b) 138 io(b) 31 io(a) 67 io(a) 103 io(b) 139 io(b) 32 io(a) 68 io(a) 104 io(b) 140 io(b) 33 io(a) 69 vccio(a) 105 io(b) 141 vccio(b) 34 tdo 70 io(a) 106 io(b) 142 io(b) 35 gnd 71 vpump 107 gnd 143 io(b) 36 io(a) 72 io(a) 108 io(b) 144 io(b)
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 59 ql8050 - 196 tfbga pinout diagram top bottom eclipse ii ql8050-7pt196c 1413121110987654321 a b c d e f g h j k l m n p pin a1 corner
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 60 ql8050 - 196 tfbga pinout table table 41: ql8050 - 196 tfbga pinout table ball function ball function ball function ball function ball function a1 io(b) c13 io(a) f11 io(a) j9 gnd m7 vcc a2 io(b) c14 io(a) f12 io(a) j10 gnd m8 io(a) a3 io(b) d1 io(b) f13 io(a) j11 io(a) m9 io(a) a4 io(b) d2 io(b) f14 io(a) j12 io(a) m10 io(a) a5 io(b) d3 io(b) g1 io(b) j13 io(a) m11 io(a) a6 io(b) d4 io(b) g2 tck j14 io(a) m12 io(a) a7 clk(4) d5 io(b) g3 io(b) k1 io(b) m13 io(a) a8 clk(2) d6 vccio(b) g4 vcc k2 io(b) m14 io(a) a9 io(b) d7 vccio(b) g5 gnd k3 io(b) n1 io(b) a10 io(b) d8 vded g6 gnd k4 io(b) n2 io(b) a11 inref d9 vccio(b) g7 gnd k5 vccio(b) n3 io(a) a12 io(b) d10 io(b) g8 gnd k6 vccio(a) n4 io(a) a13 io(b) d11 io(b) g9 gnd k7 gnd n5 io(a) a14 io(b) d12 vpump g10 gnd k8 gnd n6 io(a) b1 io(b) d13 io(a) g11 io(a) k9 vccio(a) n7 io(a) b2 io(b) d14 io(a) g12 vcc k10 vccio(a) n8 io(a) b3 io(b) e1 io(b) g13 io(a) k11 io(a) n9 io(a) b4 io(b) e2 io(b) g14 io(a) k12 io(a) n10 io(a) b5 io(b) e3 io(b) h1 io(b) k13 io(a) n11 io(a) b6 tms e4 io(b) h2 io(b) k14 io(a) n12 tdo b7 vcc e5 vccio(b) h3 vded2 l1 io(b) n13 io(a) b8 io(b) e6 gnd h4 vccio(b) l2 io(b) n14 io(a) b9 io(b) e7 gnd h5 gnd l3 io(b) p1 io(a) b10 io(b) e8 gnd h6 gnd l4 io(b) p2 io(a) b11 io(b) e9 gnd h7 gnd l5 io(a) p3 io(a) b12 io(b) e10 io(a) h8 gnd l6 io(a) p4 io(a) b13 io(a) e11 vccio(a) h9 gnd l7 vccio(a) p5 io(a) b14 io(a) e12 io(a) h10 gnd l8 vded p6 clk(0) c1 io(b) e13 io(a) h11 vccio(a) l9 vded p7 clk(1) c2 io(b) e14 vcc h12 trstb l10 vccio(a) p8 io(a) c3 io(b) f1 io(b) h13 vded2 l11 vcc p9 io(a) c4 vcc f2 vcc h14 vcc l12 io(a) p10 io(a) c5 io(b) f3 io(b) j1 io(b) l13 io(a) p11 io(a) c6 vcc f4 io(b) j2 io(b) l14 io(a) p12 io(a) c7 io(b) f5 vccio(b) j3 io(b) m1 io(b) p13 io(a) c8 clk(3) f6 gnd j4 vcc m2 io(b) p14 io(a) c9 io(b) f7 gnd j5 io(b) m3 io(a) c10 vcc f8 gnd j6 gnd m4 gnd c11 io(b) f9 gnd j7 gnd m5 vcc c12 io(a) f10 io(a) j8 gnd m6 tdi
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 61 ql8150 - 144 tqfp pinout diagram figure 50: top view of 144 pin tqfp pin 1 pin 37 pin 73 pin 109 ql8150-7pf144c eclipse ii
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 62 ql8150 - 144 tqfp pinout table table 42: ql8150 - 144 tqfp pinout table pin function pin function pin function pin function 1 gnd 37 io(a) 73 io(a) 109 gnd 2 gnd 38 gnd 74 io(b) 110 io(b) 3 io(a) 39 io(a) 75 gnd 111 vccio(b) 4 io(a) 40 vccio(a) 76 io(b) 112 io(b) 5 io(a) 41 io(a) 77 io(b) 113 io(b) 6 io(a) 42 io(a) 78 io(b) 114 io(b) 7 vcc 43 io(a) 79 vcc 115 io(b) 8 io(a) 44 io(a) 80 io(b) 116 io(b) 9 io(a) 45 io(a) 81 io(b) 117 io(b) 10 io(a) 46 io(a) 82 inref 118 io(b) 11 io(a) 47 io(a) 83 io(b) 119 io(b) 12 io(a) 48 io(a) 84 io(b) 120 vcc 13 vccio(a) 49 vccio(a) 85 io(b) 121 io(b) 14 io(a) 50 io(a) 86 vccio(b) 122 vccio(b) 15 tdi 51 io(a) 87 io(b) 123 io(b) 16 clk(0) 52 vcc 88 io(b) 124 io(b) 17 clk(1) 53 trstb 89 io(b) 125 vcc 18 vcc 54 vded2 90 clk(2) 126 tck 19 io(a) 55 io(a) 91 clk(3) 127 vded2 20 vded 56 io(a) 92 vcc 128 io(b) 21 io(a) 57 io(a) 93 clk(4) 129 io(b) 22 io(a) 58 gnd 94 tms 130 gnd 23 gnd 59 io(a) 95 io(b) 131 io(b) 24 vccio(a) 60 vcc 96 gnd 132 io(b) 25 io(a) 61 io(a) 97 vccio(b) 133 io(b) 26 io(a) 62 io(a) 98 io(b) 134 io(b) 27 io(a) 63 io(a) 99 io(b) 135 io(b) 28 io(a) 64 io(a) 100 io(b) 136 io(b) 29 io(a) 65 io(a) 101 io(b) 137 io(b) 30 io(a) 66 io(a) 102 io(b) 138 io(b) 31 io(a) 67 io(a) 103 io(b) 139 io(b) 32 io(a) 68 io(a) 104 io(b) 140 io(b) 33 io(a) 69 vccio(a) 105 io(b) 141 vccio(b) 34 tdo 70 io(a) 106 io(b) 142 io(b) 35 gnd 71 vpump 107 gnd 143 io(b) 36 io(a) 72 io(a) 108 io(b) 144 io(b)
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 63 ql8150 - 196 tfbga (8 mm x 8 mm package) pinout diagram top bottom eclipse ii ql8150-7pun196c 1413121110987654321 a b c d e f g h j k l m n p pin a1 corner
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 64 ql8150 - 196 tfbga (8 mm x 8 mm package) pinout table table 43: ql8150 - 196 tfbga pinout table ball function ball function ball function ball function ball function a1 gnd c13 io(a) f11 io(a) j9 vccio(a) m7 tdi a2 io(b) c14 io(a) f12 io(a) j10 io(a) m8 vded a3 io(b) d1 io(b) f13 io(a) j11 io(a) m9 io(a) a4 io(b) d2 vccio(b) f14 vccio(a) j12 io(a) m10 io(a) a5 vccio(b) d3 io(b) g1 gnd j13 io(a) m11 tdo a6 vcc d4 io(b) g2 io(b) j14 vccio(a) m12 io(a) a7 gnd d5 io(b) g3 vded2 k1 io(b) m13 vded a8 vcc d6 io(b) g4 tck k2 io(b) m14 io(a) a9 vccio(b) d7 tms g5 io(a) k3 io(b) n1 io(a) a10 io(b) d8 clk(4) g6 io(a) k4 io(b) n2 io(b) a11 io(b) d9 inref g7 io(a) k5 io(a) n3 io(a) a12 io(b) d10 io(b) g8 io(a) k6 io(a) n4 io(a) a13 io(b) d11 io(b) g9 io(a) k7 io(a) n5 io(a) a14 gnd d12 io(a) g10 io(a) k8 io(a) n6 io(a) b1 io(b) d13 vpump g11 vded2 k9 gnd n7 io(a) b2 io(b) d14 io(a) g12 io(a) k10 io(a) n8 io(a) b3 io(b) e1 vccio(b) g13 io(a) k11 vccio(a) n9 io(a) b4 io(b) e2 io(b) g14 gnd k12 io(a) n10 io(a) b5 io(b) e3 io(b) h1 vcc k13 io(a) n11 io(a) b6 io(b) e4 io(b) h2 io(b) k14 io(a) n12 io(a) b7 io(b) e5 io(b) h3 io(b) l1 io(b) n13 io(a) b8 io(b) e6 io(b) h4 io(b) l2 io(b) n14 io(a) b9 vded e7 io(a) h5 io(b) l3 io(b) p1 gnd b10 io(b) e8 io(b) h6 io(a) l4 io(a) p2 io(a) b11 io(b) e9 io(b) h7 gnd l5 io(a) p3 io(a) b12 io(b) e10 io(b) h8 gnd l6 io(a) p4 io(a) b13 io(b) e11 io(b) h9 io(a) l7 clk(0) p5 io(a) b14 io(a) e12 io(a) h10 io(a) l8 clk(1) p6 vccio(a) c1 io(b) e13 io(a) h11 io(a) l9 io(a) p7 gnd c2 io(b) e14 vcc h12 trstb l10 io(a) p8 vcc c3 io(b) f1 vcc h13 io(a) l11 io(a) p9 vccio(a) c4 io(b) f2 io(b) h14 vcc l12 io(a) p10 vcc c5 io(b) f3 io(b) j1 vccio(b) l13 io(a) p11 io(a) c6 io(b) f4 io(b) j2 io(b) l14 io(a) p12 io(a) c7 clk(3) f5 io(b) j3 io(b) m1 io(b) p13 io(a) c8 clk(2) f6 io(b) j4 io(b) m2 io(b) p14 gnd c9 io(b) f7 io(a) j5 io(a) m3 io(b) c10 io(b) f8 io(a) j6 io(a) m4 gnd c11 io(b) f9 io(a) j7 vccio(b) m5 io(a) c12 io(b) f10 io(a) j8 gnd m6 io(a)
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 65 ql8150 - 196 tfbga (12 mm x 12 mm package) pinout diagram top bottom eclipse ii ql8150-7pt196c 1413121110987654321 a b c d e f g h j k l m n p pin a1 corner
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 66 ql8150 - 196 tfbga (12 mm x 12 mm package) pinout table table 44: ql8150 - 196 tfbga pinout table ball function ball function ball function ball function ball function a1 io(b) c13 io(a) f11 io(a) j9 gnd m7 vcc a2 io(b) c14 io(a) f12 io(a) j10 gnd m8 io(a) a3 io(b) d1 io(b) f13 io(a) j11 io(a) m9 io(a) a4 io(b) d2 io(b) f14 io(a) j12 io(a) m10 io(a) a5 io(b) d3 io(b) g1 io(b) j13 io(a) m11 io(a) a6 io(b) d4 io(b) g2 tck j14 io(a) m12 io(a) a7 clk(4) d5 io(b) g3 io(b) k1 io(b) m13 io(a) a8 clk(2) d6 vccio(b) g4 vcc k2 io(b) m14 io(a) a9 io(b) d7 vccio(b) g5 gnd k3 io(b) n1 io(a) a10 io(b) d8 vded g6 gnd k4 io(a) n2 io(a) a11 inref d9 vccio(b) g7 gnd k5 vccio(b) n3 io(a) a12 io(b) d10 io(b) g8 gnd k6 vccio(a) n4 io(a) a13 io(b) d11 io(a) g9 gnd k7 gnd n5 io(a) a14 io(b) d12 vpump g10 gnd k8 gnd n6 io(a) b1 io(b) d13 io(a) g11 io(a) k9 vccio(a) n7 io(a) b2 io(b) d14 io(a) g12 vcc k10 vccio(a) n8 io(a) b3 io(b) e1 io(b) g13 io(a) k11 io(a) n9 io(a) b4 io(b) e2 io(b) g14 io(a) k12 io(a) n10 io(a) b5 io(b) e3 io(b) h1 io(b) k13 io(a) n11 io(a) b6 tms e4 io(b) h2 io(b) k14 io(a) n12 tdo b7 vcc e5 vccio(b) h3 vded2 l1 io(b) n13 io(a) b8 io(b) e6 gnd h4 vccio(b) l2 io(b) n14 io(a) b9 io(b) e7 gnd h5 gnd l3 io(b) p1 io(a) b10 io(b) e8 gnd h6 gnd l4 io(b) p2 io(a) b11 io(b) e9 gnd h7 gnd l5 io(a) p3 io(a) b12 io(b) e10 io(b) h8 gnd l6 io(a) p4 io(a) b13 io(b) e11 vccio(a) h9 gnd l7 vccio(a) p5 io(a) b14 io(b) e12 io(a) h10 gnd l8 vded p6 clk(0) c1 io(b) e13 io(a) h11 vccio(a) l9 vded p7 clk(1) c2 io(b) e14 vcc h12 trstb l10 vccio(a) p8 io(a) c3 io(b) f1 io(b) h13 vded2 l11 vcc p9 io(a) c4 vcc f2 vcc h14 vcc l12 io(a) p10 io(a) c5 io(b) f3 io(b) j1 io(b) l13 io(a) p11 io(a) c6 vcc f4 io(b) j2 io(b) l14 io(a) p12 io(a) c7 io(b) f5 vccio(b) j3 io(b) m1 io(b) p13 io(a) c8 clk(3) f6 gnd j4 vcc m2 io(b) p14 io(a) c9 io(b) f7 gnd j5 io(b) m3 io(b) c10 vcc f8 gnd j6 gnd m4 gnd c11 io(b) f9 gnd j7 gnd m5 vcc c12 io(a) f10 io(a) j8 gnd m6 tdi
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 67 ql8150 - 208 pqfp pinout diagram eclipse ii ql8150-7pq208c
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 68 ql8150 - 208 pqfp pinout table table 45: ql8150 - 208 pqfp pinout table pin function pin function pin function pin function pin function 1 i/o(a) 43 i/o(a) 85 i/o(a) 127 i/o(b) 169 i/o(b) 2 i/o(a) 44 vccio(a) 86 vcc 128 clk(2) 170 i/o(b) 3 gnd 45 i/o(a) 87 i/o(a) 129 vded 171 i/o(b) 4 gnd 46 vcc 88 i/o(a) 130 clk(3) 172 i/o(b) 5 i/o(a) 47 i/o(a) 89 vcc 131 vcc 173 i/o(b) 6 i/o(a) 48 i/o(a) 90 i/o(a) 132 clk(4) 174 i/o(b) 7 i/o(a) 49 gnd 91 i/o(a) 133 tms 175 vcc 8 vccio(a) 50 tdo 92 i/o(a) 134 i/o(b) 176 i/o(b) 9 i/o(a) 51 i/o(a) 93 i/o(a) 135 i/o(b) 177 vccio(b) 10 i/o(a) 52 gnd 94 i/o(a) 136 i/o(b) 178 gnd 11 i/o(a) 53 i/o(a) 95 i/o(a) 137 gnd 179 i/o(b) 12 vcc 54 i/o(a) 96 i/o(a) 138 vccio(b) 180 i/o(b) 13 i/o(a) 55 i/o(a) 97 i/o(a) 139 i/o(b) 181 i/o(b) 14 i/o(a) 56 vded 98 vccio(a) 140 i/o(b) 182 vcc 15 i/o(a) 57 i/o(a) 99 i/o(a) 141 i/o(b) 183 tck 16 i/o(a) 58 gnd 100 i/o(a) 142 i/o(b) 184 vded2 17 i/o(a) 59 i/o(a) 101 vpump 143 i/o(b) 185 i/o(b) 18 i/o(a) 60 vccio(a) 102 i/o(a) 144 i/o(b) 186 i/o(b) 19 vccio(a) 61 i/o(a) 103 i/o(a) 145 i/o(b) 187 i/o(b) 20 i/o(a) 62 i/o(a) 104 gnd 146 vcc 188 gnd 21 gnd 63 i/o(a) 105 i/o(b) 147 i/o(b) 189 vccio(b) 22 i/o(a) 64 i/o(a) 106 i/o(b) 148 i/o(b) 190 i/o(b) 23 tdi 65 i/o(a) 107 i/o(b) 149 i/o(b) 191 i/o(b) 24 clk(0) 66 i/o(a) 108 gnd 150 vccio(b) 192 i/o(b) 25 clk(1) 67 i/o(a) 109 i/o(b) 151 i/o(b) 193 i/o(b) 26 vcc 68 i/o(a) 110 i/o(b) 152 i/o(b) 194 i/o(b) 27 i/o(a) 69 i/o(a) 111 vccio(b) 153 gnd 195 vcc 28 i/o(a) 70 i/o(a) 112 i/o(b) 154 i/o(b) 196 i/o(b) 29 vded 71 i/o(a) 113 vcc 155 i/o(b) 197 i/o(b) 30 i/o(a) 72 vccio(a) 114 i/o(b) 156 gnd 198 i/o(b) 31 i/o(a) 73 i/o(a) 115 i/o(b) 157 i/o(b) 199 i/o(b) 32 i/o(a) 74 i/o(a) 116 i/o(b) 158 i/o(b) 200 i/o(b) 33 gnd 75 gnd 117 i/o(b) 159 i/o(b) 201 i/o(b) 34 vccio(a) 76 vcc 118 inref 160 gnd 202 i/o(b) 35 i/o(a) 77 i/o(a) 119 i/o(b) 161 i/o(b) 203 vccio(b) 36 i/o(a) 78 trstb 120 i/o(b) 162 vccio(b) 204 gnd 37 i/o(a) 79 vded2 121 i/o(b) 163 i/o(b) 205 i/o(b) 38 i/o(a) 80 i/o(a) 122 vccio(b) 164 i/o(b) 206 i/o(b) 39 i/o(a) 81 i/o(a) 123 gnd 165 vcc 207 i/o(b) 40 i/o(a) 82 i/o(a) 124 i/o(b) 166 i/o(b) 208 i/o(b) 41 i/o(a) 83 gnd 125 i/o(b) 167 i/o(b) 42 i/o(a) 84 vccio(a) 126 i/o(b) 168 i/o(b)
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 69 ql8150 - 280 lfbga pinout diagram top bottom eclipse ii ql8150-7pt280c pin a1 corner
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 70 ql8150 - 280 lfbga pinout table table 46: ql8150 - 280 lfbga pinout table ball function ball function ball function ball function ball function ball function a1 nc c10 i/o(b) e19 nc k16 i/o(a) r4 i/o(b) u13 i/o(a) a2 gnd c11 vccio(b) f1 nc k17 i/o(a) r5 gnd u14 nc a3 i/o(b) c12 i/o(b) f2 nc k18 i/o(a) r6 gnd u15 vccio(a) a4 i/o(b) c13 i/o(b) f3 i/o(b) k19 trstb r7 vcc u16 i/o(a) a5 i/o(b) c14 i/o(b) f4 i/o(b) l1 i/o(b) r8 vcc u17 tdo a6 nc c15 vccio(b) f5 gnd l2 i/o(b) r9 gnd u18 nc a7 i/o(b) c16 i/o(b) f15 vcc l3 vccio(b) r10 gnd u19 i/o(a) a8 i/o(b) c17 i/o(b) f16 nc l4 i/o(b) r11 vcc v1 nc a9 i/o(b) c18 i/o(b) f17 i/o(a) l5 vcc r12 vcc v2 gnd a10 clk(3) c19 i/o(b) f18 i/o(a) l15 gnd r13 vcc v3 gnd a11 i/o(b) d1 i/o(b) f19 i/o(a) l16 i/o(a) r14 vded v4 i/o(a) a12 i/o(b) d2 i/o(b) g1 i/o(b) l17 vccio(a) r15 gnd v5 i/o(a) a13 i/o(b) d3 i/o(b) g2 i/o(b) l18 i/o(a) r16 i/o(a) v6 nc a14 nc d4 i/o(b) g3 nc l19 i/o(a) r17 vccio(a) v7 i/o(a) a15 i/o(b) d5 i/o(b) g4 i/o(b) m1 i/o(b) r18 i/o(a) v8 i/o(a) a16 i/o(b) d6 i/o(b) g5 vcc m2 i/o(b) r19 i/o(a) v9 i/o(a) a17 i/o(b) d7 i/o(b) g15 vcc m3 i/o(b) t1 i/o(b) v10 clk(1) a18 nc d8 i/o(b) g16 i/o(a) m4 i/o(b) t2 i/o(b) v11 nc a19 nc d9 clk(4) g17 i/o(a) m5 vcc t3 i/o(a) v12 i/o(a) b1 nc d10 i/o(b) g18 i/o(a) m15 vded t4 i/o(a) v13 i/o(a) b2 nc d11 i/o(b) g19 i/o(a) m16 nc t5 i/o(a) v14 nc b3 i/o(b) d12 i/o(b) h1 i/o(b) m17 i/o(a) t6 nc v15 i/o(a) b4 i/o(b) d13 inref h2 i/o(b) m18 i/o(a) t7 i/o(a) v16 i/o(a) b5 i/o(b) d14 i/o(b) h3 i/o(b) m19 i/o(a) t8 i/o(a) v17 i/o(a) b6 nc d15 i/o(b) h4 i/o(b) n1 nc t9 i/o(a) v18 gnd b7 i/o(b) d16 i/o(a) h5 vcc n2 i/o(b) t10 i/o(a) v19 nc b8 i/o(b) d17 i/o(a) h15 vcc n3 i/o(b) t11 nc w1 nc b9 tms d18 i/o(a) h16 vded2 n4 i/o(b) t12 i/o(a) w2 nc b10 clk(2) d19 i/o(a) h17 i/o(a) n5 vcc t13 i/o(a) w3 i/o(a) b11 i/o(b) e1 i/o(b) h18 i/o(a) n15 vcc t14 i/o(a) w4 i/o(a) b12 i/o(b) e2 i/o(b) h19 i/o(a) n16 i/o(a) t15 i/o(a) w5 i/o(a) b13 nc e3 vccio(b) j1 i/o(b) n17 i/o(a) t16 i/o(a) w6 i/o(a) b14 i/o(b) e4 i/o(b) j2 i/o(b) n18 nc t17 nc w7 i/o(a) b15 i/o(b) e5 gnd j3 vccio(b) n19 nc t18 i/o(a) w8 i/o(a) b16 i/o(b) e6 vcc j4 i/o(b) p1 i/o(b) t19 i/o(a) w9 tdi b17 nc e7 vcc j5 gnd p2 i/o(b) u1 i/o(a) w10 i/o(a) b18 gnd e8 vded j15 vcc p3 nc u2 i/o(a) w11 i/o(a) b19 nc e9 vcc j16 i/o(a) p4 nc u3 nc w12 i/o(a) c1 i/o(b) e10 gnd j17 vccio(a) p5 vcc u4 i/o(a) w13 i/o(a) c2 nc e11 gnd j18 i/o(a) p15 gnd u5 vccio(a) w14 nc c3 i/o(b) e12 vcc j19 i/o(a) p16 i/o(a) u6 nc w15 i/o(a) c4 i/o(b) e13 vcc k1 vded2 p17 i/o(a) u7 i/o(a) w16 i/o(a) c5 vccio(b) e14 gnd k2 tck p18 i/o(a) u8 i/o(a) w17 i/o(a) c6 nc e15 vpump k3 i/o(b) p19 i/o(a) u9 vccio(a) w18 i/o(a) c7 i/o(b) e16 i/o(a) k4 i/o(b) r1 i/o(b) u10 clk(0) w19 nc c8 i/o(b) e17 vccio(a) k5 gnd r2 i/o(b) u11 vccio(a) c9 vccio(b) e18 nc k15 gnd r3 vccio(b) u12 i/o(a)
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 71 ql8250 - 208 pqfp pinout diagram eclipse ii ql8250-7pq208c
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 72 ql8250 - 208 pqfp pinout table table 47: ql8250 - 208 pqfp pinout table pin function pin function pin function pin function pin function 1 pllrst(3) 43 i/o(b) 85 i/o(d) 127 clk(5),pllin(3) 169 i/o(g) 2 vccpll(3) 44 vccio(b) 86 vcc 128 clk(6) 170 inref(g) 3 gnd 45 i/o(b) 87 i/o(d) 129 vded 171 i/o(g) 4 gnd 46 vcc 88 i/o(d) 130 clk(7) 172 i/o(g) 5 i/o(a) 47 i/o(b) 89 vcc 131 vcc 173 i/o(g) 6 i/o(a) 48 i/o(b) 90 i/o(d) 132 clk(8) 174 i/o(g) 7 i/o(a) 49 gnd 91 i/o(d) 133 tms 175 vcc 8 vccio(a) 50 tdo 92 i/o(d) 134 i/o(f) 176 i/o(g) 9 i/o(a) 51 pllout(1) 93 inref(d) 135 i/o(f) 177 vccio(g) 10 i/o(a) 52 gndpll(2) 94 i/o(d) 136 i/o(f) 178 gnd 11 i/o(a) 53 gnd 95 i/o(d) 137 gnd 179 i/o(g) 12 vcc 54 vccpll(2) 96 i/o(d) 138 vccio(f) 180 i/o(g) 13 inref(a) 55 pllrst(2) 97 i/o(d) 139 i/o(f) 181 i/o(g) 14 i/o(a) 56 vded 98 vccio(d) 140 i/o(f) 182 vcc 15 i/o(a) 57 i/o(c) 99 i/o(d) 141 i/o(f) 183 tck 16 i/o(a) 58 gnd 100 i/o(d) 142 i/o(f) 184 vded2 17 i/o(a) 59 i/o(c) 101 vpump 143 i/o(f) 185 i/o(h) 18 i/o(a) 60 vccio(c) 102 pllout(0) 144 i/o(f) 186 i/o(h) 19 vccio(a) 61 i/o(c) 103 gnd 145 inref(f) 187 i/o(h) 20 i/o(a) 62 i/o(c) 104 gndpll(1) 146 vcc 188 gnd 21 gnd 63 i/o(c) 105 pllrst(1) 147 i/o(f) 189 vccio(h) 22 i/o(a) 64 i/o(c) 106 vccpll(1) 148 i/o(f) 190 i/o(h) 23 tdi 65 i/o(c) 107 i/o(e) 149 i/o(f) 191 i/o(h) 24 clk(0) 66 i/o(c) 108 gnd 150 vccio(f) 192 i/o(h) 25 clk(1) 67 i/o(c) 109 i/o(e) 151 i/o(f) 193 i/o(h) 26 vcc 68 inref(c) 110 i/o(e) 152 i/o(f) 194 inref(h) 27 clk(2),pllin(2) 69 i/o(c) 111 vccio(e) 153 gnd 195 vcc 28 clk(3),pllin(1) 70 i/o(c) 112 i/o(e) 154 i/o(f) 196 i/o(h) 29 vded 71 i/o(c) 113 vcc 155 pllout(3) 197 i/o(h) 30 clk(4),dedclk, pllin(0) 72 vccio(c) 114 i/o(e) 156 gndpll(0) 198 i/o(h) 31 i/o(b) 73 i/o(c) 115 i/o(e) 157 gnd 199 i/o(h) 32 i/o(b) 74 i/o(c) 116 i/o(e) 158 vccpll(0) 200 i/o(h) 33 gnd 75 gnd 117 i/o(e) 159 pllrst(0) 201 i/o(h) 34 vccio(b) 76 vcc 118 inref(e) 160 gnd 202 i/o(h) 35 i/o(b) 77 i/o(c) 119 i/o(e) 161 i/o(g) 203 vccio(h) 36 i/o(b) 78 trstb 120 i/o(e) 162 vccio(g) 204 gnd 37 i/o(b) 79 vded2 121 i/o(e) 163 i/o(g) 205 i/o(h) 38 i/o(b) 80 i/o(d) 122 vccio(e) 164 i/o(g) 206 pllout(2) 39 i/o(b) 81 i/o(d) 123 gnd 165 vcc 207 gnd 40 inref(b) 82 i/o(d) 124 i/o(e) 166 i/o(g) 208 gndpll(3) 41 i/o(b) 83 gnd 125 i/o(e) 167 i/o(g) 42 i/o(b) 84 vccio(d) 126 i/o(e) 168 i/o(g)
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 73 ql8250 - 280 lfbga pinout diagram top bottom eclipse ii ql8250-7pt280c pin a1 corner
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 74 ql8250 - 280 lfbga pinout table table 48: ql8250 - 280 lfbga pinout table ball function ball function ball function ball function ball function ball function a1 pllout(3) c10 clk(5) /pllin(3) e19 ioctrl(d) k16 i/o(c) r4 i/o(h) u13 i/o(b) a2 gndpll(0) c11 vccio(e) f1 inref(g) k17 i/o(d) r5 gnd u14 ioctrl(b) a3 i/o(f) c12 i/o(e) f2 ioctrl(g) k18 i/o(c) r6 gnd u15 vccio(b) a4 i/o(f) c13 i/o(e) f3 i/o(g) k19 trstb r7 vcc u16 i/o(b) a5 i/o(f) c14 i/o(e) f4 i/o(g) l1 i/o(h) r8 vcc u17 tdo a6 ioctrl(f) c15 vccio(e) f5 gnd l2 i/o(h) r9 gnd u18 pllrst(2) a7 i/o(f) c16 i/o(e) f15 vcc l3 vccio(h) r10 gnd u19 i/o(b) a8 i/o(f) c17 i/o(e) f16 ioctrl(d) l4 i/o(h) r11 vcc v1 pllout(2) a9 i/o(f) c18 i/o(e) f17 i/o(d) l5 vcc r12 vcc v2 gndpll(3) a10 clk(7) c19 i/o(e) f18 i/o(d) l15 gnd r13 vcc v3 gnd a11 i/o(e) d1 i/o(g) f19 i/o(d) l16 i/o(c) r14 vded v4 i/o(a) a12 i/o(e) d2 i/o(g) g1 i/o(g) l17 vccio(c) r15 gnd v5 i/o(a) a13 i/o(e) d3 i/o(f) g2 i/o(g) l18 i/o(c) r16 i/o(c) v6 ioctrl(a) a14 ioctrl(e) d4 i/o(f) g3 ioctrl(g) l19 i/o(c) r17 vccio(c) v7 i/o(a) a15 i/o(e) d5 i/o(f) g4 i/o(g) m1 i/o(h) r18 i/o(c) v8 i/o(a) a16 i/o(e) d6 i/o(f) g5 vcc m2 i/o(h) r19 i/o(c) v9 i/o(a) a17 i/o(e) d7 i/o(f) g15 vcc m3 i/o(h) t1 i/o(h) v10 clk(1) a18 pllrst(1) d8 i/o(f) g16 i/o(d) m4 i/o(h) t2 i/o(h) v11 clk(4) dedclk/ pllin(0) a19 gnd d9 clk(8) g17 i/o(d) m5 vcc t3 i/o(a) v12 i/o(b) b1 pllrst(0) d10 i/o(e) g18 i/o(d) m15 vded t4 i/o(a) v13 i/o(b) b2 gnd d11 i/o(e) g19 i/o(d) m16 inref(c) t5 i/o(a) v14 inref(b) b3 i/o(f) d12 i/o(e) h1 i/o(g) m17 i/o(c) t6 ioctrl(a) v15 i/o(b) b4 i/o(f) d13 inref(e) h2 i/o(g) m18 i/o(c) t7 i/o(a) v16 i/o(b) b5 i/o(f) d14 i/o(e) h3 i/o(g) m19 i/o(c) t8 i/o(a) v17 i/o(b) b6 inref(f) d15 i/o(e) h4 i/o(g) n1 ioctrl(h) t9 i/o(a) v18 gndpll(2) b7 i/o(f) d16 i/o(d) h5 vcc n2 i/o(h) t10 i/o(a) v19 gnd b8 i/o(f) d17 i/o(d) h15 vcc n3 i/o(h) t11 clk(3) /pllin(1) w1 gnd b9 tms d18 i/o(d) h16 vded2 n4 i/o(h) t12 i/o(b) w2 pllrst(3) b10 clk(6) d19 i/o(d) h17 i/o(d) n5 vcc t13 i/o(b) w3 i/o(a) b11 i/o(e) e1 i/o(g) h18 i/o(d) n15 vcc t14 i/o(b) w4 i/o(a) b12 i/o(e) e2 i/o(g) h19 i/o(d) n16 i/o(c) t15 i/o(b) w5 i/o(a) b13 ioctrl(e) e3 vccio(g) j1 i/o(g) n17 i/o(c) t16 i/o(b) w6 i/o(a) b14 i/o(e) e4 i/o(f) j2 i/o(g) n18 ioctrl(c) t17 vccpll(2) w7 i/o(a) b15 i/o(e) e5 gnd j3 vccio(g) n19 ioctrl(c) t18 i/o(b) w8 i/o(a) b16 i/o(e) e6 vcc j4 i/o(g) p1 i/o(h) t19 i/o(b) w9 tdi b17 vccpll(1) e7 vcc j5 gnd p2 i/o(h) u1 i/o(a) w10 clk(2)/ pllin(2) b18 gndpll(1) e8 vded j15 vcc p3 ioctrl(h) u2 i/o(a) w11 i/o(b) b19 pllout(0) e9 vcc j16 i/o(c) p4 inref(h) u3 vccpll(3) w12 i/o(b) c1 i/o(f) e10 gnd j17 vccio(d) p5 vcc u4 i/o(a) w13 i/o(b) c2 vccpll(0) e11 gnd j18 i/o(d) p15 gnd u5 vccio(a) w14 ioctrl(b) c3 i/o(f) e12 vcc j19 i/o(d) p16 i/o(c) u6 inref(a) w15 i/o(b) c4 i/o(f) e13 vcc k1 vded2 p17 i/o(c) u7 i/o(a) w16 i/o(b) c5 vccio(f) e14 gnd k2 tck p18 i/o(c) u8 i/o(a) w17 i/o(b) c6 ioctrl(f) e15 vpump k3 i/o(g) p19 i/o(c) u9 vccio(a) w18 i/o(b) c7 i/o(f) e16 i/o(d) k4 i/o(g) r1 i/o(h) u10 clk(0) w19 pllout(1) c8 i/o(f) e17 vccio(d) k5 gnd r2 i/o(h) u11 vccio(b) c9 vccio(f) e18 inref(d) k15 gnd r3 vccio(h) u12 i/o(b)
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 75 ql8250 - 484 pbga pinout diagram top bottom eclipse ii ql8250-7ps484c 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 a b c e d f g h k j l m n r p t u v y w 22 21 a b aa pin a1 corner pin a1
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 76 ql8250 - 484 pbga pinout table table 49: ql8250 - 484 pbga pinout table ball function ball function ball function ball function ball function ball function a1 nc c1 nc e1 ioctrl(a) g1 nc j1 i/o(a) l1 clk(4), dedclk, pllin(0) a2 pllrst(3) c2 i/o(a) e2 i/o(a) g2 nc j2 i/o(a) l2 clk(0) a3 i/o(a) c3 vccpll(3) e3 i/o(a) g3 i/o(a) j3 i/o(a) l3 clk(2),pllin(2) a4 i/o(a) c4 pllout(2) e4 i/o(a) g4 i/o(a) j4 i/o(a) l4 i/o(a) a5 i/o(a) c5 i/o(a) e5 nc g5 i/o(a) j5 i/o(a) l5 i/o(a) a6 nc c6 nc e6 i/o(h) g6 i/o(a) j6 i/o(a) l6 i/o(a) a7 i/o(h) c7 i/o(h) e7 nc g7 gnd j7 i/o(a) l7 gnd a8 ioctrl(h) c8 nc e8 i/o(h) g8 i/o(h) j8 vcc l8 gnd a9 i/o(h) c9 ioctrl(h) e9 i/o(h) g9 i/o(h) j9 gnd l9 gnd a10 nc c10 nc e10 i/o(h) g10 nc j10 vcc l10 gnd a11 nc c11 i/o(h) e11 vded2 g11 i/o(g) j11 vcc l11 gnd a12 tck c12 nc e12 i/o(g) g12 gnd j12 gnd l12 gnd a13 i/o(g) c13 i/o(g) e13 i/o(g) g13 nc j13 vcc l13 gnd a14 i/o(g) c14 nc e14 nc g14 nc j14 gnd l14 vcc a15 i/o(g) c15 i/o(g) e15 ioctrl(g) g15 i/o(g) j15 vcc l15 vcc a16 nc c16 i/o(g) e16 i/o(g) g16 vpump j16 i/o(f) l16 clk(6) a17 i/o(g) c17 nc e17 inref(g) g17 vccio(f) j17 vccio(f) l17 vccio(f) a18 i/o(g) c18 i/o(g) e18 nc g18 i/o(f) j18 i/o(f) l18 i/o(f) a19 i/o(f) c19 i/o(f) e19 i/o(f) g19 i/o(f) j19 i/o(f) l19 clk(8) a20 gnd c20 gndpll(0) e20 i/o(f) g20 i/o(f) j20 i/o(f) l20 i/o(f) a21 pllout(3) c21 i/o(f) e21 nc g21 inref(f) j21 i/o(f) l21 nc a22 i/o(f) c22 i/o(f) e22 i/o(f) g22 i/o(f) j22 i/o(f) l22 i/o(f) b1 i/o(a) d1 i/o(a) f1 i/o(a) h1 i/o(a) k1 tdi m1 i/o(b) b2 gnd d2 i/o(a) f2 inref(a) h2 i/o(a) k2 i/o(a) m2 i/o(b) b3 gndpll(3) d3 i/o(a) f3 nc h3 i/o(a) k3 i/o(a) m3 i/o(b) b4 gnd d4 i/o(a) f4 i/o(a) h4 i/o(a) k4 i/o(a) m4 clk(3),pllin(1) b5 i/o(a) d5 i/o(a) f5 i/o(a) h5 ioctrl(a) k5 i/o(a) m5 nc b6 i/o(h) d6 i/o(h) f6 vccio(a) h6 vccio(a) k6 vccio(a) m6 vccio(b) b7 i/o(h) d7 nc f7 vccio(h) h7 i/o(h) k7 nc m7 clk(1) b8 inref(h) d8 i/o(h) f8 i/o(h) h8 gnd k8 vcc m8 vcc b9 i/o(h) d9 nc f9 vccio(h) h9 vcc k9 vcc m9 vcc b10 i/o(h) d10 i/o(h) f10 i/o(h) h10 vcc k10 gnd m10 gnd b11 i/o(h) d11 i/o(h) f11 vccio(h) h11 vded k11 gnd m11 gnd b12 nc d12 i/o(g) f12 vccio(g) h12 gnd k12 gnd m12 gnd b13 nc d13 i/o(g) f13 i/o(g) h13 vcc k13 gnd m13 gnd b14 nc d14 i/o(g) f14 vccio(g) h14 vcc k14 vcc m14 gnd b15 nc d15 ioctrl(g) f15 nc h15 gnd k15 vcc m15 gnd b16 i/o(g) d16 i/o(g) f16 vccio(g) h16 i/o(f) k16 nc m16 gnd b17 i/o(g) d17 i/o(g) f17 nc h17 i/o(f) k17 i/o(f) m17 i/o(e) b18 i/o(g) d18 i/o(f) f18 i/o(f) h18 nc k18 i/o(f) m18 i/o(e) b19 pllrst(0) d19 vccpll(0) f19 i/o(f) h19 i/o(f) k19 nc m19 i/o(e) b20 i/o(f) d20 i/o(f) f20 ioctrl(f) h20 i/o(f) k20 i/o(f) m20 clk(7) b21 i/o(f) d21 i/o(f) f21 i/o(f) h21 i/o(f) k21 i/o(f) m21 clk(5),pllin(3) b22 i/o(f) d22 i/o(f) f22 ioctrl(f) h22 nc k22 nc m22 tms
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 77 n1 nc p16 i/o(e) t9 nc v2 i/o(b) w17 nc aa10 i/o(c) n2 i/o(b) p17 nc t10 trstb v3 i/o(b) w18 i/o(e) aa11 i/o(c) n3 i/o(b) p18 i/o(e) t11 gnd v4 i/o(b) w19 nc aa12 i/o(d) n4 nc p19 nc t12 nc v5 i/o(b) w20 i/o(e) aa13 i/o(d) n5 i/o(b) p20 i/o(e) t13 i/o(d) v6 nc w21 nc aa14 i/o(d) n6 nc p21 i/o(e) t14 nc v7 i/o(c) w22 i/o(e) aa15 i/o(d) n7 nc p22 i/o(e) t15 i/o(d) v8 i/o(c) y1 i/o(b) aa16 nc n8 vcc r1 i/o(b) t16 gnd v9 nc y2 i/o(b) aa17 nc n9 vcc r2 inref(b) t17 i/o(e) v10 i/o(c) y3 vccpll(2) aa18 i/o(d) n10 gnd r3 i/o(b) t18 i/o(e) v11 nc y4 i/o(c) aa19 i/o(e) n11 gnd r4 i/o(b) t19 nc v12 vded2 y5 i/o(c) aa20 gndpll(1) n12 gnd r5 i/o(b) t20 nc v13 nc y6 i/o(c) aa21 i/o(e) n13 gnd r6 nc t21 ioctrl(e) v14 i/o(d) y7 i/o(c) aa22 i/o(e) n14 vcc r7 i/o(b) t22 i/o(e) v15 i/o(d) y8 ioctrl(c) ab1 i/o(b) n15 vcc r8 gnd u1 ioctrl(b) v16 inref(d) y9 i/o(c) ab2 gndpll(2) n16 i/o(e) r9 vcc u2 i/o(b) v17 i/o(d) y10 i/o(c) ab3 pllrst(2) n17 vccio(e) r10 vcc u3 ioctrl(b) v18 i/o(e) y11 i/o(d) ab4 i/o(b) n18 i/o(e) r11 gnd u4 i/o(b) v19 i/o(e) y12 nc ab5 i/o(b) n19 i/o(e) r12 vded u5 i/o(b) v20 i/o(e) y13 nc ab6 i/o(c) n20 i/o(e) r13 vcc u6 i/o(c) v21 i/o(e) y14 i/o(d) ab7 i/o(c) n21 i/o(e) r14 vcc u7 vccio(c) v22 i/o(e) y15 ioctrl(d) ab8 ioctrl(c) n22 i/o(e) r15 gnd u8 nc w1 i/o(b) y16 i/o(d) ab9 i/o(c) p1 nc r16 i/o(d) u9 vccio(c) w2 i/o(b) y17 i/o(d) ab10 i/o(c) p2 i/o(b) r17 vccio(e) u10 i/o(c) w3 i/o(b) y18 i/o(e) ab11 nc p3 i/o(b) r18 i/o(e) u11 vccio(c) w4 i/o(b) y19 pllout(0) ab12 i/o(d) p4 i/o(b) r19 i/o(e) u12 vccio(d) w5 i/o(b) y20 pllrst(1) ab13 i/o(d) p5 i/o(b) r20 i/o(e) u13 i/o(d) w6 i/o(c) y21 i/o(e) ab14 nc p6 vccio(b) r21 i/o(e) u14 vccio(d) w7 nc y22 i/o(e) ab15 i/o(d) p7 i/o(b) r22 i/o(e) u15 nc w8 nc aa1 tdo ab16 ioctrl(d) p8 vcc t1 i/o(b) u16 vccio(d) w9 nc aa2 pllout(1) ab17 i/o(d) p9 gnd t2 i/o(b) u17 vccio(e) w10 nc aa3 gnd ab18 i/o(d) p10 vcc t3 i/o(b) u18 i/o(e) w11 i/o(c) aa4 i/o(b) ab19 i/o(e) p11 gnd t4 i/o(b) u19 i/o(e) w12 nc aa5 i/o(c) ab20 gnd p12 vcc t5 i/o(b) u20 ioctrl(e) w13 i/o(d) aa6 i/o(c) ab21 vccpll(1) p13 vcc t6 vccio(b) u21 nc w14 nc aa7 nc ab22 i/o(e) p14 gnd t7 gnd u22 inref(e) w15 i/o(d) aa8 inref(c) p15 vded t8 i/o(c) v1 i/o(b) w16 nc aa9 nc table 49: ql8250 - 484 pbga pinout table (continued) ball function ball function ball function ball function ball function ball function
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 78 ql8325 - 208 pqfp pinout diagram eclipse ii ql8325-7pq208c
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 79 ql8325 - 208 pqfp pinout table table 50: ql8325 - 208 pqfp pinout table pin function pin function pin function pin function pin function 1 pllrst(3) 43 i/o(b) 85 i/o(d) 127 clk(5),pllin(3) 169 i/o(g) 2 vccpll(3) 44 vccio(b) 86 vcc 128 clk(6) 170 inref(g) 3 gnd 45 i/o(b) 87 i/o(d) 129 vded 171 i/o(g) 4 gnd 46 vcc 88 i/o(d) 130 clk(7) 172 i/o(g) 5 i/o(a) 47 i/o(b) 89 vcc 131 vcc 173 i/o(g) 6 i/o(a) 48 i/o(b) 90 i/o(d) 132 clk(8) 174 i/o(g) 7 i/o(a) 49 gnd 91 i/o(d) 133 tms 175 vcc 8 vccio(a) 50 tdo 92 i/o(d) 134 i/o(f) 176 i/o(g) 9 i/o(a) 51 pllout(1) 93 inref(d) 135 i/o(f) 177 vccio(g) 10 i/o(a) 52 gndpll(2) 94 i/o(d) 136 i/o(f) 178 gnd 11 i/o(a) 53 gnd 95 i/o(d) 137 gnd 179 i/o(g) 12 vcc 54 vccpll(2) 96 i/o(d) 138 vccio(f) 180 i/o(g) 13 inref(a) 55 pllrst(2) 97 i/o(d) 139 i/o(f) 181 i/o(g) 14 i/o(a) 56 vded 98 vccio(d) 140 i/o(f) 182 vcc 15 i/o(a) 57 i/o(c) 99 i/o(d) 141 i/o(f) 183 tck 16 i/o(a) 58 gnd 100 i/o(d) 142 i/o(f) 184 vded2 17 i/o(a) 59 i/o(c) 101 vpump 143 i/o(f) 185 i/o(h) 18 i/o(a) 60 vccio(c) 102 pllout(0) 144 i/o(f) 186 i/o(h) 19 vccio(a) 61 i/o(c) 103 gnd 145 inref(f) 187 i/o(h) 20 i/o(a) 62 i/o(c) 104 gndpll(1) 146 vcc 188 gnd 21 gnd 63 i/o(c) 105 pllrst(1) 147 i/o(f) 189 vccio(h) 22 i/o(a) 64 i/o(c) 106 vccpll(1) 148 i/o(f) 190 i/o(h) 23 tdi 65 i/o(c) 107 i/o(e) 149 i/o(f) 191 i/o(h) 24 clk(0) 66 i/o(c) 108 gnd 150 vccio(f) 192 i/o(h) 25 clk(1) 67 i/o(c) 109 i/o(e) 151 i/o(f) 193 i/o(h) 26 vcc 68 inref(c) 110 i/o(e) 152 i/o(f) 194 inref(h) 27 clk(2),pllin(2) 69 i/o(c) 111 vccio(e) 153 gnd 195 vcc 28 clk(3),pllin(1) 70 i/o(c) 112 i/o(e) 154 i/o(f) 196 i/o(h) 29 vded 71 i/o(c) 113 vcc 155 pllout(3) 197 i/o(h) 30 clk(4),dedclk, pllin(0) 72 vccio(c) 114 i/o(e) 156 gndpll(0) 198 i/o(h) 31 i/o(b) 73 i/o(c) 115 i/o(e) 157 gnd 199 i/o(h) 32 i/o(b) 74 i/o(c) 116 i/o(e) 158 vccpll(0) 200 i/o(h) 33 gnd 75 gnd 117 i/o(e) 159 pllrst(0) 201 i/o(h) 34 vccio(b) 76 vcc 118 inref(e) 160 gnd 202 i/o(h) 35 i/o(b) 77 i/o(c) 119 i/o(e) 161 i/o(g) 203 vccio(h) 36 i/o(b) 78 trstb 120 i/o(e) 162 vccio(g) 204 gnd 37 i/o(b) 79 vded2 121 i/o(e) 163 i/o(g) 205 i/o(h) 38 i/o(b) 80 i/o(d) 122 vccio(e) 164 i/o(g) 206 pllout(2) 39 i/o(b) 81 i/o(d) 123 gnd 165 vcc 207 gnd 40 inref(b) 82 i/o(d) 124 i/o(e) 166 i/o(g) 208 gndpll(3) 41 i/o(b) 83 gnd 125 i/o(e) 167 i/o(g) 42 i/o(b) 84 vccio(d) 126 i/o(e) 168 i/o(g)
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 80 ql8325 - 280 lfbga pinout diagram top bottom eclipse ii ql8325-7pt280c pin a1 corner
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 81 ql8325 - 280 lfbga pinout table table 51: ql8325 - 280 lfbga pinout table ball function ball function ball function ball function ball function ball function a1 pllout(3) c10 clk(5)/ pllin(3) e19 ioctrl(d) k16 i/o(c) r4 i/o(h) u13 i/o(b) a2 gndpll(0) c11 vccio(e) f1 inref(g) k17 i/o(d) r5 gnd u14 ioctrl(b) a3 i/o(f) c12 i/o(e) f2 ioctrl(g) k18 i/o(c) r6 gnd u15 vccio(b) a4 i/o(f) c13 i/o(e) f3 i/o(g) k19 trstb r7 vcc u16 i/o(b) a5 i/o(f) c14 i/o(e) f4 i/o(g) l1 i/o(h) r8 vcc u17 tdo a6 ioctrl(f) c15 vccio(e) f5 gnd l2 i/o(h) r9 gnd u18 pllrst(2) a7 i/o(f) c16 i/o(e) f15 vcc l3 vccio(h) r10 gnd u19 i/o(b) a8 i/o(f) c17 i/o(e) f16 ioctrl(d) l4 i/o(h) r11 vcc v1 pllout(2) a9 i/o(f) c18 i/o(e) f17 i/o(d) l5 vcc r12 vcc v2 gndpll(3) a10 clk(7) c19 i/o(e) f18 i/o(d) l15 gnd r13 vcc v3 gnd a11 i/o(e) d1 i/o(g) f19 i/o(d) l16 i/o(c) r14 vded v4 i/o(a) a12 i/o(e) d2 i/o(g) g1 i/o(g) l17 vccio(c) r15 gnd v5 i/o(a) a13 i/o(e) d3 i/o(f) g2 i/o(g) l18 i/o(c) r16 i/o(c) v6 ioctrl(a) a14 ioctrl(e) d4 i/o(f) g3 ioctrl(g) l19 i/o(c) r17 vccio(c) v7 i/o(a) a15 i/o(e) d5 i/o(f) g4 i/o(g) m1 i/o(h) r18 i/o(c) v8 i/o(a) a16 i/o(e) d6 i/o(f) g5 vcc m2 i/o(h) r19 i/o(c) v9 i/o(a) a17 i/o(e) d7 i/o(f) g15 vcc m3 i/o(h) t1 i/o(h) v10 clk(1) a18 pllrst(1) d8 i/o(f) g16 i/o(d) m4 i/o(h) t2 i/o(h) v11 clk(4) dedclk/ pllin(0) a19 gnd d9 clk(8) g17 i/o(d) m5 vcc t3 i/o(a) v12 i/o(b) b1 pllrst(0) d10 i/o(e) g18 i/o(d) m15 vded t4 i/o(a) v13 i/o(b) b2 gnd d11 i/o(e) g19 i/o(d) m16 inref(c) t5 i/o(a) v14 inref(b) b3 i/o(f) d12 i/o(e) h1 i/o(g) m17 i/o(c) t6 ioctrl(a) v15 i/o(b) b4 i/o(f) d13 inref(e) h2 i/o(g) m18 i/o(c) t7 i/o(a) v16 i/o(b) b5 i/o(f) d14 i/o(e) h3 i/o(g) m19 i/o(c) t8 i/o(a) v17 i/o(b) b6 inref(f) d15 i/o(e) h4 i/o(g) n1 ioctrl(h) t9 i/o(a) v18 gndpll(2) b7 i/o(f) d16 i/o(d) h5 vcc n2 i/o(h) t10 i/o(a) v19 gnd b8 i/o(f) d17 i/o(d) h15 vcc n3 i/o(h) t11 clk(3) /pllin(1) w1 gnd b9 tms d18 i/o(d) h16 vded2 n4 i/o(h) t12 i/o(b) w2 pllrst(3) b10 clk(6) d19 i/o(d) h17 i/o(d) n5 vcc t13 i/o(b) w3 i/o(a) b11 i/o(e) e1 i/o(g) h18 i/o(d) n15 vcc t14 i/o(b) w4 i/o(a) b12 i/o(e) e2 i/o(g) h19 i/o(d) n16 i/o(c) t15 i/o(b) w5 i/o(a) b13 ioctrl(e) e3 vccio(g) j1 i/o(g) n17 i/o(c) t16 i/o(b) w6 i/o(a) b14 i/o(e) e4 i/o(f) j2 i/o(g) n18 ioctrl(c) t17 vccpll(2) w7 i/o(a) b15 i/o(e) e5 gnd j3 vccio(g) n19 ioctrl(c) t18 i/o(b) w8 i/o(a) b16 i/o(e) e6 vcc j4 i/o(g) p1 i/o(h) t19 i/o(b) w9 tdi b17 vccpll(1) e7 vcc j5 gnd p2 i/o(h) u1 i/o(a) w10 clk(2)/ pllin(2) b18 gndpll(1) e8 vded j15 vcc p3 ioctrl(h) u2 i/o(a) w11 i/o(b) b19 pllout(0) e9 vcc j16 i/o(c) p4 inref(h) u3 vccpll(3) w12 i/o(b) c1 i/o(f) e10 gnd j17 vccio(d) p5 vcc u4 i/o(a) w13 i/o(b) c2 vccpll(0) e11 gnd j18 i/o(d) p15 gnd u5 vccio(a) w14 ioctrl(b) c3 i/o(f) e12 vcc j19 i/o(d) p16 i/o(c) u6 inref(a) w15 i/o(b) c4 i/o(f) e13 vcc k1 vded2 p17 i/o(c) u7 i/o(a) w16 i/o(b) c5 vccio(f) e14 gnd k2 tck p18 i/o(c) u8 i/o(a) w17 i/o(b) c6 ioctrl(f) e15 vpump k3 i/o(g) p19 i/o(c) u9 vccio(a) w18 i/o(b) c7 i/o(f) e16 i/o(d) k4 i/o(g) r1 i/o(h) u10 clk(0) w19 pllout(1) c8 i/o(f) e17 vccio(d) k5 gnd r2 i/o(h) u11 vccio(b) c9 vccio(f) e18 inref(d) k15 gnd r3 vccio(h) u12 i/o(b)
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 82 ql8325 - 484 pbga pinout diagram top bottom eclipse ii ql8325-7ps484c 20 19 18 17 16 15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 a b c e d f g h k j l m n r p t u v y w 22 21 a b aa pin a1 corner pin a1
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 83 ql8325 - 484 pbga pinout table table 52: ql8325 - 484 pbga pinout table ball function ball function ball function ball function ball function ball function a1 i/o(a) c1 i/o(a) e1 ioctrl(a) g1 i/o(a) j1 i/o(a) l1 clk(4) dedclk/ pllin(0) a2 pllrst(3) c2 i/o(a) e2 i/o(a) g2 i/o(a) j2 i/o(a) l2 clk(0) a3 i/o(a) c3 vccpll(3) e3 i/o(a) g3 i/o(a) j3 i/o(a) l3 clk(2)/ pllin(2) a4 i/o(a) c4 pllout(2) e4 i/o(a) g4 i/o(a) j4 i/o(a) l4 i/o(a) a5 i/o(a) c5 i/o(a) e5 i/o(a) g5 i/o(a) j5 i/o(a) l5 i/o(a) a6 i/o(h) c6 i/o(h) e6 i/o(h) g6 i/o(a) j6 i/o(a) l6 i/o(a) a7 i/o(h) c7 i/o(h) e7 n/c g7 gnd j7 i/o(a) l7 gnd a8 ioctrl(h) c8 i/o(h) e8 i/o(h) g8 i/o(h) j8 vcc l8 gnd a9 i/o(h) c9 ioctrl(h) e9 i/o(h) g9 i/o(h) j9 gnd l9 gnd a10 n/c c10 i/o(h) e10 i/o(h) g10 i/o(h) j10 vcc l10 gnd a11 n/c c11 i/o(h) e11 vded2 g11 i/o(g) j11 vcc l11 gnd a12 tck c12 i/o(h) e12 i/o(g) g12 gnd j12 gnd l12 gnd a13 i/o(g) c13 i/o(g) e13 i/o(g) g13 i/o(g) j13 vcc l13 gnd a14 i/o(g) c14 i/o(g) e14 i/o(g) g14 i/o(g) j14 gnd l14 vcc a15 i/o(g) c15 i/o(g) e15 ioctrl(g) g15 i/o(g) j15 vcc l15 vcc a16 i/o(g) c16 i/o(g) e16 i/o(g) g16 vpump j16 i/o(f) l16 clk(6) a17 i/o(g) c17 i/o(g) e17 inref(g) g17 vccio(f) j17 vccio(f) l17 vccio(f) a18 i/o(g) c18 i/o(g) e18 i/o(g) g18 i/o(f) j18 i/o(f) l18 i/o(f) a19 i/o(f) c19 i/o(f) e19 i/o(f) g19 i/o(f) j19 i/o(f) l19 clk(8) a20 gnd c20 gndpll(0) e20 i/o(f) g20 i/o(f) j20 i/o(f) l20 i/o(f) a21 pllout(3) c21 i/o(f) e21 i/o(f) g21 inref(f) j21 i/o(f) l21 i/o(f) a22 i/o(f) c22 i/o(f) e22 i/o(f) g22 i/o(f) j22 i/o(f) l22 i/o(f) b1 i/o(a) d1 i/o(a) f1 i/o(a) h1 i/o(a) k1 tdi m1 i/o(b) b2 gnd d2 i/o(a) f2 inref(a) h2 i/o(a) k2 i/o(a) m2 i/o(b) b3 gndpll(3) d3 i/o(a) f3 i/o(a) h3 i/o(a) k3 i/o(a) m3 i/o(b) b4 gnd d4 i/o(a) f4 i/o(a) h4 i/o(a) k4 i/o(a) m4 clk(3)/ pllin(1) b5 i/o(a) d5 i/o(a) f5 i/o(a) h5 ioctrl(a) k5 i/o(a) m5 i/o(b) b6 i/o(h) d6 i/o(h) f6 vccio(a) h6 vccio(a) k6 vccio(a) m6 vccio(b) b7 i/o(h) d7 i/o(h) f7 vccio(h) h7 i/o(h) k7 i/o(a) m7 clk(1) b8 inref(h) d8 i/o(h) f8 i/o(h) h8 gnd k8 vcc m8 vcc b9 i/o(h) d9 i/o(h) f9 vccio(h) h9 vcc k9 vcc m9 vcc b10 i/o(h) d10 i/o(h) f10 i/o(h) h10 vcc k10 gnd m10 gnd b11 i/o(h) d11 i/o(h) f11 vccio(h) h11 vded k11 gnd m11 gnd b12 n/c d12 i/o(g) f12 vccio(g) h12 gnd k12 gnd m12 gnd b13 n/c d13 i/o(g) f13 i/o(g) h13 vcc k13 gnd m13 gnd b14 n/c d14 i/o(g) f14 vccio(g) h14 vcc k14 vcc m14 gnd b15 i/o(g) d15 ioctrl(g) f15 n/c h15 gnd k15 vcc m15 gnd b16 i/o(g) d16 i/o(g) f16 vccio(g) h16 i/o(f) k16 i/o(f) m16 gnd b17 i/o(g) d17 i/o(g) f17 n/c h17 i/o(f) k17 i/o(f) m17 i/o(e) b18 i/o(g) d18 i/o(f) f18 i/o(f) h18 i/o(f) k18 i/o(f) m18 i/o(e) b19 pllrst(0) d19 vccpll(0) f19 i/o(f) h19 i/o(f) k19 i/o(f) m19 i/o(e) b20 i/o(f) d20 i/o(f) f20 ioctrl(f) h20 i/o(f) k20 i/o(f) m20 clk(7) b21 i/o(f) d21 i/o(f) f21 i/o(f) h21 i/o(f) k21 i/o(f) m21 clk(5)/ pllin(3) b22 i/o(f) d22 i/o(f) f22 ioctrl(f) h22 i/o(f) k22 i/o(f) m22 tms
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 84 n1 i/o(b) p16 i/o(e) t9 n/c v2 i/o(b) w17 i/o(d) aa10 i/o(c) n2 i/o(b) p17 i/o(e) t10 trstb v3 i/o(b) w18 i/o(e) aa11 i/o(c) n3 i/o(b) p18 i/o(e) t11 gnd v4 i/o(b) w19 i/o(e) aa12 i/o(d) n4 i/o(b) p19 i/o(e) t12 n/c v5 i/o(b) w20 i/o(e) aa13 i/o(d) n5 i/o(b) p20 i/o(e) t13 i/o(d) v6 i/o(c) w21 i/o(e) aa14 i/o(d) n6 i/o(b) p21 i/o(e) t14 n/c v7 i/o(c) w22 i/o(e) aa15 i/o(d) n7 i/o(b) p22 i/o(e) t15 i/o(d) v8 i/o(c) y1 i/o(b) aa16 i/o(d) n8 vcc r1 i/o(b) t16 gnd v9 n/c y2 i/o(b) aa17 i/o(d) n9 vcc r2 inref(b) t17 i/o(e) v10 i/o(c) y3 vccpll(2) aa18 i/o(d) n10 gnd r3 i/o(b) t18 i/o(e) v11 i/o(c) y4 i/o(c) aa19 i/o(e) n11 gnd r4 i/o(b) t19 i/o(e) v12 vded2 y5 i/o(c) aa20 gndpll(1) n12 gnd r5 i/o(b) t20 i/o(e) v13 n/c y6 i/o(c) aa21 i/o(e) n13 gnd r6 i/o(b) t21 ioctrl(e) v14 i/o(d) y7 i/o(c) aa22 i/o(e) n14 vcc r7 i/o(b) t22 i/o(e) v15 i/o(d) y8 ioctrl(c) ab1 i/o(b) n15 vcc r8 gnd u1 ioctrl(b) v16 inref(d) y9 i/o(c) ab2 gndpll(2) n16 i/o(e) r9 vcc u2 i/o(b) v17 i/o(d) y10 i/o(c) ab3 pllrst(2) n17 vccio(e) r10 vcc u3 ioctrl(b) v18 i/o(e) y11 i/o(d) ab4 i/o(b) n18 i/o(e) r11 gnd u4 i/o(b) v19 i/o(e) y12 i/o(d) ab5 i/o(b) n19 i/o(e) r12 vded u5 i/o(b) v20 i/o(e) y13 i/o(d) ab6 i/o(c) n20 i/o(e) r13 vcc u6 i/o(c) v21 i/o(e) y14 i/o(d) ab7 i/o(c) n21 i/o(e) r14 vcc u7 vccio(c) v22 i/o(e) y15 ioctrl(d) ab8 ioctrl(c) n22 i/o(e) r15 gnd u8 n/c w1 i/o(b) y16 i/o(d) ab9 i/o(c) p1 i/o(b) r16 i/o(d) u9 vccio(c) w2 i/o(b) y17 i/o(d) ab10 i/o(c) p2 i/o(b) r17 vccio(e) u10 i/o(c) w3 i/o(b) y18 i/o(e) ab11 i/o(c) p3 i/o(b) r18 i/o(e) u11 vccio(c) w4 i/o(b) y19 pllout(0) ab12 i/o(d) p4 i/o(b) r19 i/o(e) u12 vccio(d) w5 i/o(b) y20 pllrst(1) ab13 i/o(d) p5 i/o(b) r20 i/o(e) u13 i/o(d) w6 i/o(c) y21 i/o(e) ab14 i/o(d) p6 vccio(b) r21 i/o(e) u14 vccio(d) w7 n/c y22 i/o(e) ab15 i/o(d) p7 i/o(b) r22 i/o(e) u15 n/c w8 i/o(c) aa1 tdo ab16 ioctrl(d) p8 vcc t1 i/o(b) u16 vccio(d) w9 i/o(c) aa2 pllout(1) ab17 i/o(d) p9 gnd t2 i/o(b) u17 vccio(e) w10 i/o(c) aa3 gnd ab18 i/o(d) p10 vcc t3 i/o(b) u18 i/o(e) w11 i/o(c) aa4 i/o(b) ab19 i/o(e) p11 gnd t4 i/o(b) u19 i/o(e) w12 i/o(d) aa5 i/o(c) ab20 gnd p12 vcc t5 i/o(b) u20 ioctrl(e) w13 i/o(d) aa6 i/o(c) ab21 vccpll(1) p13 vcc t6 vccio(b) u21 i/o(e) w14 i/o(d) aa7 i/o(c) ab22 i/o(e) p14 gnd t7 gnd u22 inref(e) w15 i/o(d) aa8 inref(c) p15 vded t8 i/o(c) v1 i/o(b) w16 n/c aa9 i/o(c) table 52: ql8325 - 484 pbga pinout table (continued) ball function ball function ball function ball function ball function ball function
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 85 package mechanical drawings 100 vqfp packaging drawing
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 86 101 ctbga packaging drawing
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 87 144 tqfp packaging drawing
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 88 144 tqfp packaging drawing (continued)
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 89 196 tfbga (8 mm x 8 mm package) packaging drawing
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 90 196 tfbga (12 mm x 12 mm pa ckage) packaging drawing
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 91 208 pqfp packaging drawing
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 92 280 lfbga packaging drawing
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 93 484 pbga packaging drawing
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 94 packaging information the eclipse ii product family packaging in formation is presented in table 53 . ordering information table 53: packaging options device information device ql8325/ql8250 ql8150 ql8050 ql8025 pin pb pb- free pin pb pb- free pin pb pb- free pin pb pb- free package definitions a a. bga = ball grid array ctbga = chiparray? thin ball grid array lfbga = low profile fine pitch ball grid array pqfp = plastic quad flat pack tfbga = thin fine pitch ball grid array tqfp = thin quad flat pack vqfp = very thin quad flat pack 208 pqfp (28 mm x 28 mm) pitch - 0.50 mm x x 144 tqfp (20 mm x 20 mm) pitch - 0.50 mm x x 100 vqfp (14 mm x 14 mm) pitch - 0.50 mm x x 100 vqfp (14 mm x 14 mm) pitch - 0.50 mm x x 280 lfbga (17 mm x 17 mm) pitch - 0.80 mm x x 196 tfbga (12 mm x 12 mm) pitch - 0.80 mm x x 101 ctbga (6 mm x 6 mm) pitch - 0.50 mm x 144 tqfp (20 mm x 20 mm) pitch - 0.50 mm x x 484 bga (23 mm x 23 mm) pitch - 1.0 mm x x 196 tfbg (8 mm x 8 mm) pitch - 0.50 mma x 144 tqfp (20 mm x 20 mm) pitch - 0.50 mm x x 196 tfbga (12 mm x 12 mm) pitch - 0.80 mm x x 208 pqfp (28 mm x 28 mm) pitch - 0.50 mm x x 196 tfbga (12 mm x 12 mm) pitch - 0.80 mm x x 280 lfbga (17 mm x 17 mm) pitch - 0.80 mm x x ql 8 025 -6 pv100 c oper a ting r a nge: c = commerci a l i = ind us tri a l m = milit a ry p a ck a ge le a d co u nt: pv100 (pvn100)* = 100-pin vqfp pun101*** = 101- ba ll ctbga (0.5 mm) pf144 (pfn144)* = 144-pin tqfp pq20 8 (pqn20 8 )* = 20 8 -pin pqfp pt1 9 6 (ptn1 9 6)* = 1 9 6- ba ll tfbga (0. 8 mm) pun1 9 6** = 1 9 6- ba ll tfbga (0.5 mm) pt2 8 0 (ptn2 8 0)* = 2 8 0- ba ll lfbga (0. 8 mm) p s 4 8 4 (p s n4 8 4)* = 4 8 4- ba ll pbga (1.0 mm) 8 150, p a rt n u m b er: 8 050, 8 250, 83 25 q u icklogic device s peed gr a de: 6 - f as t 7 - f as ter 8 - f as te s t 8 025, * le a d-free p a ck a ging i s a v a il ab le, cont a ct q u icklogic reg a rding a v a il ab ility ( s ee cont a ct inform a tion). ** 1 9 6 tfbga ( 8 mm x 8 mm, 0.5 mm pitch) i s offered in le a d-free p a ck a ging only. *** 101 ctbga (6 mm x 6 mm, 0.5 mm pitch) i s offered in le a d-free p a ck a ging only.
? 2007 quicklogic corporation www.quicklogic.com ? ? ? ? ? ? eclipse ii family data sheet rev. r 95 contact information phone: (408) 990-4000 (us) (905) 940-4149 (canada) +(44) 1932 57 9011 (europe) +(86) 21 6867 0273 (asia ? except japan) +(81) 45 470 5525 (japan) e-mail: info@quicklogic.com sales: www.quicklogic.com/sales support: www.quicklogic.com/support internet: www.quicklogic.com revision history revision date comments a preliminary august 2002 brian faith, judd heape, and andreea rotaru rev. a december 2002 brian faith and andreea rotaru rev. b january 2003 brian faith and andreea rotaru rev. c may 2003 brian faith and kathleen murchek rev. d december 2003 brian faith, mehul kochar, and kathleen murchek rev. e january 2004 brian faith and kathleen murchek rev. f may 2004 brian faith, mehul kochar, and kathleen murchek rev. g january 2005 brian faith, mehul kochar, and kathleen murchek rev. h march 2005 brian faith, mehul kochar, and kathleen murchek added ql8150 - 280 device. updated pll information. added lead-free packaging information. rev. i july 2005 mehul kochar and kathleen murchek changed max i/o from 163 to 165 in table 1 and table 2 for ql8150 - 280 device. rev. j november 2005 itsu wang and kathleen murchek added ql8150 - 196 device (8 mm x 8 mm). rev. k february 2006 mehul kochar and kathleen murchek added 484 pbga lead-free packaging to the ordering information. rev. l april 2006 mehul kochar and kathleen murchek dc characteristics table, for symbol i vccio changed vccio = 3.6 v to vccio = 3.3 v. rev. m april 2006 itsu wang and kathleen murchek updated ql8150 - 196 tfbga pinout table. changed max i/os for ql8150 - 196 tfbga (0.5 mm) from 148 to 146. rev. n may 2006 kathleen murchek replaced pages 1 and 2 of 144-pin package drawing. rev. o december 2006 jason lew and kathleen murchek added ql8150 - 101 device and related information.
www.quicklogic.com ? 2007 quicklogic corporation ? ? ? ? ? ? eclipse ii family data sheet rev. r 96 copyright and trademark information copyright ? 2002-2007 quicklogic corp oration. all rights reserved. the information contained in this document is protected by copyright. all righ ts are reserved by quicklogic corporation. quickl ogic corporation reserves the right to modify this document without an y obligation to notify any person or entity of such revision. copying, duplicating, selling, or otherwis e distributing any part of this product without the prior written consent of an authorized rep resentative of quicklogic is prohibited. quicklogic and the quicklogic logo, vialink, and quick works are registered trademarks of quicklogic corporation; eclipse ii and spde are trademarks of quicklogic corporation. rev. p january 2007 jason lew and kathleen murchek updated ql8150 - 101 pinout table. rev. q april 2007 jason lew and kathleen murchek updated 101-pin mechanical drawing. updated thermal data for the pu101 package. updated ql8150 - 196 device max i/os from 146 to 148. rev. r july 2007 mehul kochar and kathleen murchek updated packing options table to specify lead-free and standard package options. revision date comments


▲Up To Search▲   

 
Price & Availability of QL8025--6PF144C

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X